5 #include <vga-overlay.h>
6 #include <reg-82801b.h>
9 static smi_handler_t _handlers[SMI_EVENT_MAX] = {0};
11 static uint16_t _get_PMBASE()
13 static long pmbase = -1;
15 if (pmbase == -1) /* Memoize it so that we don't have to hit PCI so often. */
16 pmbase = pci_read32(ICH2_LPC_BUS, ICH2_LPC_DEV, ICH2_LPC_FN, ICH2_LPC_PCI_PMBASE) & ICH2_PMBASE_MASK;
23 unsigned short smi_en = _get_PMBASE() + ICH2_PMBASE_SMI_EN;
24 outl(smi_en, inl(smi_en) & ~ICH2_SMI_EN_GBL_SMI_EN);
29 unsigned short smi_en = _get_PMBASE() + ICH2_PMBASE_SMI_EN;
30 outl(smi_en, inl(smi_en) | ICH2_SMI_EN_GBL_SMI_EN);
33 unsigned long smi_status()
35 unsigned short smi_sts = _get_PMBASE() + ICH2_PMBASE_SMI_STS;
41 unsigned long sts = smi_status();
43 if (sts & ICH2_SMI_STS_BIOS_STS)
45 output("Unhandled: BIOS_STS");
46 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_BIOS_STS);
49 if (sts & ICH2_SMI_STS_LEGACY_USB_STS)
51 output("Unhandled: LEGACY_USB_STS");
52 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_LEGACY_USB_STS);
55 if (sts & ICH2_SMI_STS_SLP_SMI_STS)
57 output("Unhandled: SLP_SMI_STS");
58 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_SLP_SMI_STS);
61 if (sts & ICH2_SMI_STS_APM_STS)
63 output("Unhandled: APM_STS");
64 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_APM_STS);
67 if (sts & ICH2_SMI_STS_SWSMI_TMR_STS) // Ack it, then request another.
69 if (_handlers[SMI_EVENT_FAST_TIMER] == SMI_HANDLER_NONE)
70 output("Unhandled: SWSMI_TMR_STS");
71 else if (_handlers[SMI_EVENT_FAST_TIMER] != SMI_HANDLER_IGNORE)
72 _handlers[SMI_EVENT_FAST_TIMER](SMI_EVENT_FAST_TIMER);
73 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_SWSMI_TMR_STS);
76 if (sts & ICH2_SMI_STS_PM1_STS_REG)
78 unsigned short pm1_sts = inw(_get_PMBASE() + ICH2_PMBASE_PM1_STS);
79 unsigned short pm1_en = inw(_get_PMBASE() + ICH2_PMBASE_PM1_EN);
82 if (pm1_sts & ICH2_PM1_STS_RTC_STS)
84 output("Unhandled: PM1_STS: RTC_STS");
85 outw(_get_PMBASE() + ICH2_PMBASE_PM1_STS, ICH2_PM1_STS_RTC_STS);
88 if (pm1_sts & ICH2_PM1_STS_PWRBTN_STS)
90 output("Unhandled: PM1_STS: PWRBTN_STS");
91 outw(_get_PMBASE() + ICH2_PMBASE_PM1_STS, ICH2_PM1_STS_PWRBTN_STS);
94 if (pm1_sts & ICH2_PM1_STS_GBL_STS)
96 output("Unhandled: PM1_STS: GBL_STS");
97 outw(_get_PMBASE() + ICH2_PMBASE_PM1_STS, ICH2_PM1_STS_GBL_STS);
100 if (pm1_sts & ICH2_PM1_STS_TMROF_STS)
102 output("Unhandled: PM1_STS: TMROF_STS");
103 outw(_get_PMBASE() + ICH2_PMBASE_PM1_STS, ICH2_PM1_STS_TMROF_STS);
106 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_PM1_STS_REG);
109 if (sts & ICH2_SMI_STS_GPE0_STS)
111 /* XXX -- trawl through GPE0_STS to see what happened */
112 output("XXX Unhandled: GPE0_STS (expect lockup)");
115 if (sts & ICH2_SMI_STS_GPE1_STS)
117 /* XXX -- trawl through GPE1_STS to see what happened */
118 output("XXX Unhandled: GPE1_STS (expect lockup)");
121 if (sts & ICH2_SMI_STS_MCSMI_STS)
123 output("Unhandled: MCSMI_STS");
124 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_MCSMI_STS);
127 if (sts & ICH2_SMI_STS_DEVMON_STS)
129 unsigned short mon_smi = inw(_get_PMBASE() + ICH2_PMBASE_MON_SMI);
130 unsigned long devact_sts = inl(_get_PMBASE() + ICH2_PMBASE_DEVACT_STS);
131 unsigned long devtrap_en = inl(_get_PMBASE() + ICH2_PMBASE_DEVTRAP_EN);
133 if (devact_sts & ICH2_DEVACT_STS_KBC_ACT_STS)
135 if (_handlers[SMI_EVENT_DEVTRAP_KBC] == SMI_HANDLER_NONE)
136 output("Unhandled: DEVACT_KBC_ACT_STS");
137 else if (_handlers[SMI_EVENT_DEVTRAP_KBC] != SMI_HANDLER_IGNORE)
138 _handlers[SMI_EVENT_DEVTRAP_KBC](SMI_EVENT_DEVTRAP_KBC);
139 outl(_get_PMBASE() + ICH2_PMBASE_DEVACT_STS, ICH2_DEVACT_STS_KBC_ACT_STS);
142 /* Refresh register cache so that we can print unhandleds as needed. */
143 mon_smi = inw(_get_PMBASE() + ICH2_PMBASE_MON_SMI);
144 devact_sts = inl(_get_PMBASE() + ICH2_PMBASE_DEVACT_STS);
145 devtrap_en = inl(_get_PMBASE() + ICH2_PMBASE_DEVTRAP_EN);
147 if (((mon_smi & 0x0F00) >> 8) & ((mon_smi & 0xF000) >> 12))
148 outputf("Unhandled: MON_SMI (%04x)", mon_smi);
149 if (devact_sts & devtrap_en)
150 outputf("Unhandled: DEVTRAP (%08x)", devact_sts & devtrap_en);
153 if (sts & ICH2_SMI_STS_TCO_STS)
155 output("Unhandled: TCO_STS");
156 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_TCO_STS);
159 if (sts & ICH2_SMI_STS_PERIODIC_STS)
161 output("Unhandled: PERIODIC_STS");
162 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_PERIODIC_STS);
165 if (sts & ICH2_SMI_STS_SERIRQ_SMI_STS)
167 output("Unhandled: SERIRQ_SMI_STS");
168 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_SERIRQ_SMI_STS);
171 if (sts & ICH2_SMI_STS_SMBUS_SMI_STS)
173 output("Unhandled: SMBUS_SMI_STS");
174 outl(_get_PMBASE() + ICH2_PMBASE_SMI_STS, ICH2_SMI_STS_SMBUS_SMI_STS);
177 if (smi_status() & ~ICH2_SMI_STS_PM1_STS_REG) /* Either the chipset is buggy, or we are. */
178 outputf("WARN: couldn't clear SMI_STS! (%08x)", smi_status());
180 outl(_get_PMBASE() + ICH2_PMBASE_SMI_EN,
181 inl(_get_PMBASE() + ICH2_PMBASE_SMI_EN) |
183 ICH2_SMI_EN_GBL_SMI_EN);
186 int smi_register_handler(smi_event_t ev, smi_handler_t hnd)
188 if (ev >= SMI_EVENT_MAX)
194 int smi_enable_event(smi_event_t ev)
198 case SMI_EVENT_FAST_TIMER:
199 outl(_get_PMBASE() + ICH2_PMBASE_SMI_EN,
200 inl(_get_PMBASE() + ICH2_PMBASE_SMI_EN) |
201 ICH2_SMI_EN_SWSMI_TMR_EN);
203 case SMI_EVENT_DEVTRAP_KBC:
204 outl(_get_PMBASE() + ICH2_PMBASE_DEVTRAP_EN,
205 inl(_get_PMBASE() + ICH2_PMBASE_DEVTRAP_EN) |
206 ICH2_DEVTRAP_EN_KBC_TRP_EN);
213 int smi_disable_event(smi_event_t ev)
217 case SMI_EVENT_FAST_TIMER:
218 outl(_get_PMBASE() + ICH2_PMBASE_SMI_EN,
219 inl(_get_PMBASE() + ICH2_PMBASE_SMI_EN) &
220 ~ICH2_SMI_EN_SWSMI_TMR_EN);
222 case SMI_EVENT_DEVTRAP_KBC:
223 outl(_get_PMBASE() + ICH2_PMBASE_DEVTRAP_EN,
224 inl(_get_PMBASE() + ICH2_PMBASE_DEVTRAP_EN) &
225 ~ICH2_DEVTRAP_EN_KBC_TRP_EN);