2 * 3c90x.c -- This file implements the 3c90x driver for etherboot. Written
3 * by Greg Beeley, Greg.Beeley@LightSys.org. Modified by Steve Smith,
4 * Steve.Smith@Juno.Com. Alignment bug fix Neil Newell (nn@icenoir.net).
6 * This program Copyright (C) 1999 LightSys Technology Services, Inc.
7 * Portions Copyright (C) 1999 Steve Smith
9 * This program may be re-distributed in source or binary form, modified,
10 * sold, or copied for any purpose, provided that the above copyright message
11 * and this text are included with all source copies or derivative works, and
12 * provided that the above copyright message and this text are included in the
13 * documentation of any binary-only distributions. This program is distributed
14 * WITHOUT ANY WARRANTY, without even the warranty of FITNESS FOR A PARTICULAR
15 * PURPOSE or MERCHANTABILITY. Please read the associated documentation
16 * "3c90x.txt" before compiling and using this driver.
20 * Program written with the assistance of the 3com documentation for
21 * the 3c905B-TX card, as well as with some assistance from the 3c59x
22 * driver Donald Becker wrote for the Linux kernel, and with some assistance
23 * from the remainder of the Etherboot distribution.
27 * v0.10 1-26-1998 GRB Initial implementation.
28 * v0.90 1-27-1998 GRB System works.
29 * v1.00pre1 2-11-1998 GRB Got prom boot issue fixed.
30 * v2.0 9-24-1999 SCS Modified for 3c905 (from 3c905b code)
31 * Re-wrote poll and transmit for
32 * better error recovery and heavy
33 * network traffic operation
34 * v2.01 5-26-2003 NN Fixed driver alignment issue which
35 * caused system lockups if driver structures
40 #include "etherboot-compat.h"
45 #include <pci-bother.h>
49 #define XCVR_MAGIC (0x5A00)
50 /** any single transmission fails after 16 collisions or other errors
51 ** this is the number of times to retry the transmission -- this should
54 #define XMIT_RETRIES 5
56 /*** Register definitions for the 3c905 ***/
59 regPowerMgmtCtrl_w = 0x7c, /** 905B Revision Only **/
60 regUpMaxBurst_w = 0x7a, /** 905B Revision Only **/
61 regDnMaxBurst_w = 0x78, /** 905B Revision Only **/
62 regDebugControl_w = 0x74, /** 905B Revision Only **/
63 regDebugData_l = 0x70, /** 905B Revision Only **/
64 regRealTimeCnt_l = 0x40, /** Universal **/
65 regUpBurstThresh_b = 0x3e, /** 905B Revision Only **/
66 regUpPoll_b = 0x3d, /** 905B Revision Only **/
67 regUpPriorityThresh_b = 0x3c, /** 905B Revision Only **/
68 regUpListPtr_l = 0x38, /** Universal **/
69 regCountdown_w = 0x36, /** Universal **/
70 regFreeTimer_w = 0x34, /** Universal **/
71 regUpPktStatus_l = 0x30, /** Universal with Exception, pg 130 **/
72 regTxFreeThresh_b = 0x2f, /** 90X Revision Only **/
73 regDnPoll_b = 0x2d, /** 905B Revision Only **/
74 regDnPriorityThresh_b = 0x2c, /** 905B Revision Only **/
75 regDnBurstThresh_b = 0x2a, /** 905B Revision Only **/
76 regDnListPtr_l = 0x24, /** Universal with Exception, pg 107 **/
77 regDmaCtrl_l = 0x20, /** Universal with Exception, pg 106 **/
79 regIntStatusAuto_w = 0x1e, /** 905B Revision Only **/
80 regTxStatus_b = 0x1b, /** Universal with Exception, pg 113 **/
81 regTimer_b = 0x1a, /** Universal **/
82 regTxPktId_b = 0x18, /** 905B Revision Only **/
83 regCommandIntStatus_w = 0x0e, /** Universal (Command Variations) **/
86 /** following are windowed registers **/
89 regPowerMgmtEvent_7_w = 0x0c, /** 905B Revision Only **/
90 regVlanEtherType_7_w = 0x04, /** 905B Revision Only **/
91 regVlanMask_7_w = 0x00, /** 905B Revision Only **/
96 regBytesXmittedOk_6_w = 0x0c, /** Universal **/
97 regBytesRcvdOk_6_w = 0x0a, /** Universal **/
98 regUpperFramesOk_6_b = 0x09, /** Universal **/
99 regFramesDeferred_6_b = 0x08, /** Universal **/
100 regFramesRecdOk_6_b = 0x07, /** Universal with Exceptions, pg 142 **/
101 regFramesXmittedOk_6_b = 0x06, /** Universal **/
102 regRxOverruns_6_b = 0x05, /** Universal **/
103 regLateCollisions_6_b = 0x04, /** Universal **/
104 regSingleCollisions_6_b = 0x03, /** Universal **/
105 regMultipleCollisions_6_b = 0x02, /** Universal **/
106 regSqeErrors_6_b = 0x01, /** Universal **/
107 regCarrierLost_6_b = 0x00, /** Universal **/
112 regIndicationEnable_5_w = 0x0c, /** Universal **/
113 regInterruptEnable_5_w = 0x0a, /** Universal **/
114 regTxReclaimThresh_5_b = 0x09, /** 905B Revision Only **/
115 regRxFilter_5_b = 0x08, /** Universal **/
116 regRxEarlyThresh_5_w = 0x06, /** Universal **/
117 regTxStartThresh_5_w = 0x00, /** Universal **/
122 regUpperBytesOk_4_b = 0x0d, /** Universal **/
123 regBadSSD_4_b = 0x0c, /** Universal **/
124 regMediaStatus_4_w = 0x0a, /** Universal with Exceptions, pg 201 **/
125 regPhysicalMgmt_4_w = 0x08, /** Universal **/
126 regNetworkDiagnostic_4_w = 0x06, /** Universal with Exceptions, pg 203 **/
127 regFifoDiagnostic_4_w = 0x04, /** Universal with Exceptions, pg 196 **/
128 regVcoDiagnostic_4_w = 0x02, /** Undocumented? **/
133 regTxFree_3_w = 0x0c, /** Universal **/
134 regRxFree_3_w = 0x0a, /** Universal with Exceptions, pg 125 **/
135 regResetMediaOptions_3_w = 0x08, /** Media Options on B Revision, **/
136 /** Reset Options on Non-B Revision **/
137 regMacControl_3_w = 0x06, /** Universal with Exceptions, pg 199 **/
138 regMaxPktSize_3_w = 0x04, /** 905B Revision Only **/
139 regInternalConfig_3_l = 0x00, /** Universal, different bit **/
140 /** definitions, pg 59 **/
145 regResetOptions_2_w = 0x0c, /** 905B Revision Only **/
146 regStationMask_2_3w = 0x06, /** Universal with Exceptions, pg 127 **/
147 regStationAddress_2_3w = 0x00, /** Universal with Exceptions, pg 127 **/
152 regRxStatus_1_w = 0x0a, /** 90X Revision Only, Pg 126 **/
157 regEepromData_0_w = 0x0c, /** Universal **/
158 regEepromCommand_0_w = 0x0a, /** Universal **/
159 regBiosRomData_0_b = 0x08, /** 905B Revision Only **/
160 regBiosRomAddr_0_l = 0x04, /** 905B Revision Only **/
164 /*** The names for the eight register windows ***/
167 winPowerVlan7 = 0x07,
168 winStatistics6 = 0x06,
169 winTxRxControl5 = 0x05,
170 winDiagnostics4 = 0x04,
171 winTxRxOptions3 = 0x03,
172 winAddressing2 = 0x02,
174 winEepromBios0 = 0x00,
178 /*** Command definitions for the 3c90X ***/
181 cmdGlobalReset = 0x00, /** Universal with Exceptions, pg 151 **/
182 cmdSelectRegisterWindow = 0x01, /** Universal **/
183 cmdEnableDcConverter = 0x02, /** **/
184 cmdRxDisable = 0x03, /** **/
185 cmdRxEnable = 0x04, /** Universal **/
186 cmdRxReset = 0x05, /** Universal **/
187 cmdStallCtl = 0x06, /** Universal **/
188 cmdTxEnable = 0x09, /** Universal **/
189 cmdTxDisable = 0x0A, /** **/
190 cmdTxReset = 0x0B, /** Universal **/
191 cmdRequestInterrupt = 0x0C, /** **/
192 cmdAcknowledgeInterrupt = 0x0D, /** Universal **/
193 cmdSetInterruptEnable = 0x0E, /** Universal **/
194 cmdSetIndicationEnable = 0x0F, /** Universal **/
195 cmdSetRxFilter = 0x10, /** Universal **/
196 cmdSetRxEarlyThresh = 0x11, /** **/
197 cmdSetTxStartThresh = 0x13, /** **/
198 cmdStatisticsEnable = 0x15, /** **/
199 cmdStatisticsDisable = 0x16, /** **/
200 cmdDisableDcConverter = 0x17, /** **/
201 cmdSetTxReclaimThresh = 0x18, /** **/
202 cmdSetHashFilterBit = 0x19, /** **/
206 /*** Values for int status register bitmask **/
207 #define INT_INTERRUPTLATCH (1<<0)
208 #define INT_HOSTERROR (1<<1)
209 #define INT_TXCOMPLETE (1<<2)
210 #define INT_RXCOMPLETE (1<<4)
211 #define INT_RXEARLY (1<<5)
212 #define INT_INTREQUESTED (1<<6)
213 #define INT_UPDATESTATS (1<<7)
214 #define INT_LINKEVENT (1<<8)
215 #define INT_DNCOMPLETE (1<<9)
216 #define INT_UPCOMPLETE (1<<10)
217 #define INT_CMDINPROGRESS (1<<12)
218 #define INT_WINDOWNUMBER (7<<13)
221 /*** TX descriptor ***/
224 unsigned int DnNextPtr;
225 unsigned int FrameStartHeader;
226 unsigned int HdrAddr;
227 unsigned int HdrLength;
228 unsigned int DataAddr;
229 unsigned int DataLength;
231 TXD __attribute__ ((aligned(8))); /* 64-bit aligned for bus mastering */
233 /*** RX descriptor ***/
236 unsigned int UpNextPtr;
237 unsigned int UpPktStatus;
238 unsigned int DataAddr;
239 unsigned int DataLength;
241 RXD __attribute__ ((aligned(8))); /* 64-bit aligned for bus mastering */
243 /*** Global variables ***/
246 unsigned int is3c556;
247 unsigned char isBrev;
248 unsigned char CurrentWindow;
250 unsigned char HWAddr[ETH_ALEN];
255 static struct nic nic;
257 #define _outl(v,a) outl((a),(v))
258 #define _outw(v,a) outw((a),(v))
259 #define _outb(v,a) outb((a),(v))
261 static int _issue_command(int ioaddr, int cmd, int param)
263 outw(ioaddr + regCommandIntStatus_w, (cmd << 11) | param);
265 while (inw(ioaddr + regCommandIntStatus_w) & INT_CMDINPROGRESS)
272 /*** a3c90x_internal_SetWindow: selects a register window set.
274 static int _set_window(int ioaddr, int window)
276 if (INF_3C90X.CurrentWindow == window)
279 _issue_command(ioaddr, cmdSelectRegisterWindow, window);
280 INF_3C90X.CurrentWindow = window;
286 /*** a3c90x_internal_ReadEeprom - read data from the serial eeprom.
288 static unsigned short
289 a3c90x_internal_ReadEeprom(int ioaddr, int address)
293 /** Select correct window **/
294 _set_window(INF_3C90X.IOAddr, winEepromBios0);
296 /** Make sure the eeprom isn't busy **/
300 for (i = 0; i < 165; i++)
301 inb(0x80); /* wait 165 usec */
303 while(0x8000 & inw(ioaddr + regEepromCommand_0_w));
305 /** Read the value. **/
306 if (INF_3C90X.is3c556)
307 _outw(address + (0x230), ioaddr + regEepromCommand_0_w);
309 _outw(address + 0x80, ioaddr + regEepromCommand_0_w);
314 for (i = 0; i < 165; i++)
315 inb(0x80); /* wait 165 usec */
317 while(0x8000 & inw(ioaddr + regEepromCommand_0_w));
318 val = inw(ioaddr + regEepromData_0_w);
324 #ifdef CFG_3C90X_BOOTROM_FIX
325 /*** a3c90x_internal_WriteEepromWord - write a physical word of
326 *** data to the onboard serial eeprom (not the BIOS prom, but the
327 *** nvram in the card that stores, among other things, the MAC
331 a3c90x_internal_WriteEepromWord(int ioaddr, int address, unsigned short value)
333 /** Select register window **/
334 _set_window(ioaddr, winEepromBios0);
336 /** Verify Eeprom not busy **/
337 while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
339 /** Issue WriteEnable, and wait for completion. **/
340 _outw(0x30, ioaddr + regEepromCommand_0_w);
341 while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
343 /** Issue EraseRegister, and wait for completion. **/
344 _outw(address + ((0x03)<<6), ioaddr + regEepromCommand_0_w);
345 while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
347 /** Send the new data to the eeprom, and wait for completion. **/
348 _outw(value, ioaddr + regEepromData_0_w);
349 _outw(0x30, ioaddr + regEepromCommand_0_w);
350 while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
352 /** Burn the new data into the eeprom, and wait for completion. **/
353 _outw(address + ((0x01)<<6), ioaddr + regEepromCommand_0_w);
354 while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
360 #ifdef CFG_3C90X_BOOTROM_FIX
361 /*** a3c90x_internal_WriteEeprom - write data to the serial eeprom,
362 *** and re-compute the eeprom checksum.
365 a3c90x_internal_WriteEeprom(int ioaddr, int address, unsigned short value)
369 int maxAddress, cksumAddress;
371 if (INF_3C90X.isBrev)
382 /** Write the value. **/
383 if (a3c90x_internal_WriteEepromWord(ioaddr, address, value) == -1)
386 /** Recompute the checksum. **/
387 for(i=0;i<=maxAddress;i++)
389 v = a3c90x_internal_ReadEeprom(ioaddr, i);
391 cksum ^= ((v>>8) & 0xFF);
393 /** Write the checksum to the location in the eeprom **/
394 if (a3c90x_internal_WriteEepromWord(ioaddr, cksumAddress, cksum) == -1)
401 /*** a3c90x_reset: exported function that resets the card to its default
402 *** state. This is so the Linux driver can re-set the card up the way
403 *** it wants to. If CFG_3C90X_PRESERVE_XCVR is defined, then the reset will
404 *** not alter the selected transceiver that we used to download the boot
407 static void a3c90x_reset(void)
409 #ifdef CFG_3C90X_PRESERVE_XCVR
411 /** Read the current InternalConfig value. **/
412 _set_window(INF_3C90X.IOAddr, winTxRxOptions3);
413 cfg = inl(INF_3C90X.IOAddr + regInternalConfig_3_l);
416 /** Send the reset command to the card **/
417 outputf("3c90x: issuing RESET");
418 _issue_command(INF_3C90X.IOAddr, cmdGlobalReset, 0);
420 /** global reset command resets station mask, non-B revision cards
421 ** require explicit reset of values
423 _set_window(INF_3C90X.IOAddr, winAddressing2);
424 _outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+0);
425 _outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+2);
426 _outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+4);
428 #ifdef CFG_3C90X_PRESERVE_XCVR
429 /** Re-set the original InternalConfig value from before reset **/
430 _set_window(INF_3C90X.IOAddr, winTxRxOptions3);
431 _outl(cfg, INF_3C90X.IOAddr + regInternalConfig_3_l);
433 /** enable DC converter for 10-Base-T **/
434 if ((cfg&0x0300) == 0x0300)
436 _issue_command(INF_3C90X.IOAddr, cmdEnableDcConverter, 0);
440 /** Issue transmit reset, wait for command completion **/
441 _issue_command(INF_3C90X.IOAddr, cmdTxReset, 0);
442 if (! INF_3C90X.isBrev)
443 _outb(0x01, INF_3C90X.IOAddr + regTxFreeThresh_b);
444 _issue_command(INF_3C90X.IOAddr, cmdTxEnable, 0);
447 ** reset of the receiver on B-revision cards re-negotiates the link
448 ** takes several seconds (a computer eternity)
450 if (INF_3C90X.isBrev)
451 _issue_command(INF_3C90X.IOAddr, cmdRxReset, 0x04);
453 _issue_command(INF_3C90X.IOAddr, cmdRxReset, 0x00);
454 while (inw(INF_3C90X.IOAddr + regCommandIntStatus_w) & INT_CMDINPROGRESS)
456 _issue_command(INF_3C90X.IOAddr, cmdRxEnable, 0);
458 _issue_command(INF_3C90X.IOAddr, cmdSetInterruptEnable, 0);
459 /** enable rxComplete and txComplete **/
460 _issue_command(INF_3C90X.IOAddr, cmdSetIndicationEnable, 0x0014);
461 /** acknowledge any pending status flags **/
462 _issue_command(INF_3C90X.IOAddr, cmdAcknowledgeInterrupt, 0x661);
469 /*** a3c90x_transmit: exported function that transmits a packet. Does not
470 *** return any particular status. Parameters are:
471 *** dest_addr[6] - destination address, ethernet;
472 *** proto - protocol type (ARP, IP, etc);
473 *** size - size of the non-header part of the packet that needs transmitted;
474 *** pkt - the pointer to the packet data itself.
477 a3c90x_transmit(const char *dest_addr, unsigned int proto,
478 unsigned int size, const char *pkt)
482 unsigned char dst_addr[ETH_ALEN];
483 unsigned char src_addr[ETH_ALEN];
487 unsigned char status;
488 unsigned int i, retries;
490 for (retries=0; retries < XMIT_RETRIES; retries++)
493 outputf("3c90x: retrying packet send (%d)", retries);
495 _issue_command(INF_3C90X.IOAddr, cmdStallCtl, 2 /* Stall download */);
497 hdr.type = htons(proto);
498 memcpy(hdr.dst_addr, dest_addr, ETH_ALEN);
499 memcpy(hdr.src_addr, INF_3C90X.HWAddr, ETH_ALEN);
501 /** Setup the DPD (download descriptor) **/
502 INF_3C90X.TransmitDPD.DnNextPtr = 0;
503 /** set notification for transmission completion (bit 15) **/
504 INF_3C90X.TransmitDPD.FrameStartHeader = (size + sizeof(hdr)) | 0x8000;
505 INF_3C90X.TransmitDPD.HdrAddr = virt_to_bus(&hdr);
506 INF_3C90X.TransmitDPD.HdrLength = sizeof(hdr);
507 INF_3C90X.TransmitDPD.DataAddr = virt_to_bus(pkt);
508 INF_3C90X.TransmitDPD.DataLength = size + (1<<31);
510 /** Send the packet **/
511 outl(INF_3C90X.IOAddr + regDnListPtr_l, virt_to_bus(&(INF_3C90X.TransmitDPD)));
512 _issue_command(INF_3C90X.IOAddr, cmdStallCtl, 3 /* Unstall download */);
514 oneshot_start_ms(100);
515 while((inl(INF_3C90X.IOAddr + regDnListPtr_l) != 0) && oneshot_running())
517 if (!oneshot_running())
518 outputf("3c90x: Download engine pointer timeout");
520 oneshot_start_ms(10); /* Give it 10 ms */
521 while (!(inw(INF_3C90X.IOAddr + regCommandIntStatus_w) & INT_TXCOMPLETE) && oneshot_running())
524 if (!(inw(INF_3C90X.IOAddr + regCommandIntStatus_w) & INT_TXCOMPLETE))
526 outputf("3c90x: tx timeout? txstat %02x", inb(INF_3C90X.IOAddr + regTxStatus_b));
527 outputf("3c90x: Gen sts %04x", inw(INF_3C90X.IOAddr + regCommandIntStatus_w));
530 status = inb(INF_3C90X.IOAddr + regTxStatus_b);
531 outb(INF_3C90X.IOAddr + regTxStatus_b, 0x00);
533 /** successful completion (sans "interrupt Requested" bit) **/
534 if ((status & 0xbf) == 0x80)
537 outputf("3c90x: Status (%hhX)", status);
538 /** check error codes **/
541 outputf("3c90x: Tx Reclaim Error (%hhX)", status);
543 } else if (status & 0x04) {
544 outputf("3c90x: Tx Status Overflow (%hhX)", status);
546 _outb(0x00, INF_3C90X.IOAddr + regTxStatus_b);
547 /** must re-enable after max collisions before re-issuing tx **/
548 _issue_command(INF_3C90X.IOAddr, cmdTxEnable, 0);
549 } else if (status & 0x08) {
550 outputf("3c90x: Tx Max Collisions (%hhX)", status);
551 /** must re-enable after max collisions before re-issuing tx **/
552 _issue_command(INF_3C90X.IOAddr, cmdTxEnable, 0);
553 } else if (status & 0x10) {
554 outputf("3c90x: Tx Underrun (%hhX)", status);
556 } else if (status & 0x20) {
557 outputf("3c90x: Tx Jabber (%hhX)", status);
559 } else if ((status & 0x80) != 0x80) {
560 outputf("3c90x: Internal Error - Incomplete Transmission (%hhX)", status);
565 /** failed after RETRY attempts **/
566 outputf("3c90x: Failed to send after %d retries", retries);
572 /*** a3c90x_poll: exported routine that waits for a certain length of time
573 *** for a packet, and if it sees none, returns 0. This routine should
574 *** copy the packet to nic->packet if it gets a packet and set the size
575 *** in nic->packetlen. Return 1 if a packet was found.
578 a3c90x_poll(struct nic *nic, int retrieve)
582 if (!(inw(INF_3C90X.IOAddr + regCommandIntStatus_w)&0x0010))
587 if ( ! retrieve ) return 1;
589 /** we don't need to acknowledge rxComplete -- the upload engine
593 /** Build the up-load descriptor **/
594 INF_3C90X.ReceiveUPD.UpNextPtr = 0;
595 INF_3C90X.ReceiveUPD.UpPktStatus = 0;
596 INF_3C90X.ReceiveUPD.DataAddr = virt_to_bus(nic->packet);
597 INF_3C90X.ReceiveUPD.DataLength = 1536 + (1<<31);
599 /** Submit the upload descriptor to the NIC **/
600 _outl(virt_to_bus(&(INF_3C90X.ReceiveUPD)),
601 INF_3C90X.IOAddr + regUpListPtr_l);
603 /** Wait for upload completion (upComplete(15) or upError (14)) **/
604 for(i=0;i<40000;i++);
605 while((INF_3C90X.ReceiveUPD.UpPktStatus & ((1<<14) | (1<<15))) == 0)
606 for(i=0;i<40000;i++);
608 /** Check for Error (else we have good packet) **/
609 if (INF_3C90X.ReceiveUPD.UpPktStatus & (1<<14))
611 errcode = INF_3C90X.ReceiveUPD.UpPktStatus;
612 if (errcode & (1<<16))
613 outputf("3C90X: Rx Overrun (%hX)",errcode>>16);
614 else if (errcode & (1<<17))
615 outputf("3C90X: Runt Frame (%hX)",errcode>>16);
616 else if (errcode & (1<<18))
617 outputf("3C90X: Alignment Error (%hX)",errcode>>16);
618 else if (errcode & (1<<19))
619 outputf("3C90X: CRC Error (%hX)",errcode>>16);
620 else if (errcode & (1<<20))
621 outputf("3C90X: Oversized Frame (%hX)",errcode>>16);
623 outputf("3C90X: Packet error (%hX)",errcode>>16);
627 /** Ok, got packet. Set length in nic->packetlen. **/
628 nic->packetlen = (INF_3C90X.ReceiveUPD.UpPktStatus & 0x1FFF);
635 /*** a3c90x_disable: exported routine to disable the card. What's this for?
636 *** the eepro100.c driver didn't have one, so I just left this one empty too.
638 *** Must turn off receiver at least so stray packets will not corrupt memory
641 void a3c90x_disable(struct dev *dev)
643 /* reset and disable merge */
645 /* Disable the receiver and transmitter. */
646 _outw(cmdRxDisable, INF_3C90X.IOAddr + regCommandIntStatus_w);
647 _outw(cmdTxDisable, INF_3C90X.IOAddr + regCommandIntStatus_w);
651 /*** a3c90x_probe: exported routine to probe for the 3c905 card and perform
652 *** initialization. If this routine is called, the pci functions did find the
653 *** card. We just have to init it here.
655 static int a3c90x_probe(struct pci_dev * pci, void * data)
657 INF_3C90X.is3c556 = (pci->did == 0x6055);
660 unsigned short eeprom[0x100];
664 unsigned short linktype;
665 #define HWADDR_OFFSET 10
667 unsigned long ioaddr = 0;
668 for (i = 0; i < 6; i++) {
669 if (pci->bars[i].type == PCI_BAR_IO) {
670 ioaddr = pci->bars[i].addr;
677 outputf("3c90x: Unable to find I/O address");
682 pci_write16(pci->bus, pci->dev, pci->fn, 0xE0,
683 pci_read16(pci->bus, pci->dev, pci->fn, 0xE0) & ~0x3);
685 outputf("3c90x: Picked I/O address %04x", ioaddr);
687 nic.ioaddr = ioaddr & ~3;
690 INF_3C90X.IOAddr = ioaddr;
691 INF_3C90X.CurrentWindow = 255;
692 switch (a3c90x_internal_ReadEeprom(INF_3C90X.IOAddr, 0x03))
694 case 0x9000: /** 10 Base TPO **/
695 case 0x9001: /** 10/100 T4 **/
696 case 0x9050: /** 10/100 TPO **/
697 case 0x9051: /** 10 Base Combo **/
698 INF_3C90X.isBrev = 0;
701 case 0x9004: /** 10 Base TPO **/
702 case 0x9005: /** 10 Base Combo **/
703 case 0x9006: /** 10 Base TPO and Base2 **/
704 case 0x900A: /** 10 Base FL **/
705 case 0x9055: /** 10/100 TPO **/
706 case 0x9056: /** 10/100 T4 **/
707 case 0x905A: /** 10 Base FX **/
709 INF_3C90X.isBrev = 1;
713 /** Load the EEPROM contents **/
714 if (INF_3C90X.isBrev)
716 for(i=0;i<=/*0x20*/0x7F;i++)
718 eeprom[i] = a3c90x_internal_ReadEeprom(INF_3C90X.IOAddr, i);
721 #ifdef CFG_3C90X_BOOTROM_FIX
722 /** Set xcvrSelect in InternalConfig in eeprom. **/
723 /* only necessary for 3c905b revision cards with boot PROM bug!!! */
724 a3c90x_internal_WriteEeprom(INF_3C90X.IOAddr, 0x13, 0x0160);
727 #ifdef CFG_3C90X_XCVR
728 if (CFG_3C90X_XCVR == 255)
730 /** Clear the LanWorks register **/
731 a3c90x_internal_WriteEeprom(INF_3C90X.IOAddr, 0x16, 0);
735 /** Set the selected permanent-xcvrSelect in the
738 a3c90x_internal_WriteEeprom(INF_3C90X.IOAddr, 0x16,
739 XCVR_MAGIC + ((CFG_3C90X_XCVR) & 0x000F));
745 for(i=0;i<=/*0x17*/0x7F;i++)
747 eeprom[i] = a3c90x_internal_ReadEeprom(INF_3C90X.IOAddr, i);
751 /** Print identification message **/
752 #ifdef CFG_3C90X_BOOTROM_FIX
753 if (INF_3C90X.isBrev)
755 outputf("NOTE: 3c905b bootrom fix enabled; has side "
756 "effects. See 3c90x.txt for info.");
760 /** Retrieve the Hardware address and print it on the screen. **/
761 INF_3C90X.HWAddr[0] = eeprom[HWADDR_OFFSET + 0]>>8;
762 INF_3C90X.HWAddr[1] = eeprom[HWADDR_OFFSET + 0]&0xFF;
763 INF_3C90X.HWAddr[2] = eeprom[HWADDR_OFFSET + 1]>>8;
764 INF_3C90X.HWAddr[3] = eeprom[HWADDR_OFFSET + 1]&0xFF;
765 INF_3C90X.HWAddr[4] = eeprom[HWADDR_OFFSET + 2]>>8;
766 INF_3C90X.HWAddr[5] = eeprom[HWADDR_OFFSET + 2]&0xFF;
767 outputf("MAC Address = %02x:%02x:%02x:%02x:%02x:%02x",
773 INF_3C90X.HWAddr[5]);
775 /** 3C556: Invert MII power **/
776 if (INF_3C90X.is3c556) {
778 _set_window(INF_3C90X.IOAddr, winAddressing2);
779 tmp = inw(INF_3C90X.IOAddr + regResetOptions_2_w);
781 _outw(tmp, INF_3C90X.IOAddr + regResetOptions_2_w);
784 /* Test if the link is good, if not continue */
785 _set_window(INF_3C90X.IOAddr, winDiagnostics4);
786 mstat = inw(INF_3C90X.IOAddr + regMediaStatus_4_w);
787 if((mstat & (1<<11)) == 0) {
788 outputf("Valid link not established");
792 /** Program the MAC address into the station address registers **/
793 _set_window(INF_3C90X.IOAddr, winAddressing2);
794 _outw(htons(eeprom[HWADDR_OFFSET + 0]), INF_3C90X.IOAddr + regStationAddress_2_3w);
795 _outw(htons(eeprom[HWADDR_OFFSET + 1]), INF_3C90X.IOAddr + regStationAddress_2_3w+2);
796 _outw(htons(eeprom[HWADDR_OFFSET + 2]), INF_3C90X.IOAddr + regStationAddress_2_3w+4);
797 _outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+0);
798 _outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+2);
799 _outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+4);
801 /** Fill in our entry in the etherboot arp table **/
803 for(i=0;i<ETH_ALEN;i++)
804 nic.node_addr[i] = (eeprom[HWADDR_OFFSET + i/2] >> (8*((i&1)^1))) & 0xff;
807 /** Read the media options register, print a message and set default
810 ** Uses Media Option command on B revision, Reset Option on non-B
811 ** revision cards -- same register address
813 _set_window(INF_3C90X.IOAddr, winTxRxOptions3);
814 mopt = inw(INF_3C90X.IOAddr + regResetMediaOptions_3_w);
816 /** mask out VCO bit that is defined as 10baseFL bit on B-rev cards **/
817 if (! INF_3C90X.isBrev)
822 outputf("Connectors present: ");
827 outputf("%s100Base-T4",(c++)?", ":"");
832 outputf("%s100Base-FX",(c++)?", ":"");
837 outputf("%s10Base-2",(c++)?", ":"");
842 outputf("%sAUI",(c++)?", ":"");
847 outputf("%sMII",(c++)?", ":"");
850 if ((mopt & 0xA) == 0xA)
852 outputf("%s10Base-T / 100Base-TX",(c++)?", ":"");
855 else if ((mopt & 0xA) == 0x2)
857 outputf("%s100Base-TX",(c++)?", ":"");
860 else if ((mopt & 0xA) == 0x8)
862 outputf("%s10Base-T",(c++)?", ":"");
867 /** Determine transceiver type to use, depending on value stored in
870 if (INF_3C90X.isBrev)
872 if ((eeprom[0x16] & 0xFF00) == XCVR_MAGIC)
875 linktype = eeprom[0x16] & 0x000F;
880 #ifdef CFG_3C90X_XCVR
881 if (CFG_3C90X_XCVR != 255)
882 linktype = CFG_3C90X_XCVR;
883 #endif /* CFG_3C90X_XCVR */
885 /** I don't know what MII MAC only mode is!!! **/
886 if (linktype == 0x0009)
888 if (INF_3C90X.isBrev)
889 outputf("WARNING: MII External MAC Mode only supported on B-revision "
890 "cards!!!!\nFalling Back to MII Mode\n");
895 /** enable DC converter for 10-Base-T **/
896 if (linktype == 0x0003)
898 _issue_command(INF_3C90X.IOAddr, cmdEnableDcConverter, 0);
901 /** Set the link to the type we just determined. **/
902 _set_window(INF_3C90X.IOAddr, winTxRxOptions3);
903 cfg = inl(INF_3C90X.IOAddr + regInternalConfig_3_l);
905 cfg |= (linktype<<20);
906 _outl(cfg, INF_3C90X.IOAddr + regInternalConfig_3_l);
908 /** Now that we set the xcvr type, reset the Tx and Rx, re-enable. **/
909 _issue_command(INF_3C90X.IOAddr, cmdTxReset, 0);
910 if (!INF_3C90X.isBrev)
911 _outb(0x01, INF_3C90X.IOAddr + regTxFreeThresh_b);
913 _issue_command(INF_3C90X.IOAddr, cmdTxEnable, 0);
916 ** reset of the receiver on B-revision cards re-negotiates the link
917 ** takes several seconds (a computer eternity)
919 if (INF_3C90X.isBrev)
920 _issue_command(INF_3C90X.IOAddr, cmdRxReset, 0x04);
922 _issue_command(INF_3C90X.IOAddr, cmdRxReset, 0x00);
924 /** Set the RX filter = receive only individual pkts & multicast & bcast. **/
925 _issue_command(INF_3C90X.IOAddr, cmdSetRxFilter, 0x01 + 0x02 + 0x04);
926 _issue_command(INF_3C90X.IOAddr, cmdRxEnable, 0);
930 ** set Indication and Interrupt flags , acknowledge any IRQ's
932 _issue_command(INF_3C90X.IOAddr, cmdSetInterruptEnable, 0);
933 _issue_command(INF_3C90X.IOAddr, cmdSetIndicationEnable, 0x0014);
934 _issue_command(INF_3C90X.IOAddr, cmdAcknowledgeInterrupt, 0x661);
936 /* * Set our exported functions **/
937 nic.poll = a3c90x_poll;
938 nic.transmit = a3c90x_transmit;
944 static struct pci_id a3c90x_nics[] = {
945 /* Original 90x revisions: */
946 PCI_ROM(0x10b7, 0x6055, "3c556", "3C556"), /* Huricane */
947 PCI_ROM(0x10b7, 0x9000, "3c905-tpo", "3Com900-TPO"), /* 10 Base TPO */
948 PCI_ROM(0x10b7, 0x9001, "3c905-t4", "3Com900-Combo"), /* 10/100 T4 */
949 PCI_ROM(0x10b7, 0x9050, "3c905-tpo100", "3Com905-TX"), /* 100 Base TX / 10/100 TPO */
950 PCI_ROM(0x10b7, 0x9051, "3c905-combo", "3Com905-T4"), /* 100 Base T4 / 10 Base Combo */
951 /* Newer 90xB revisions: */
952 PCI_ROM(0x10b7, 0x9004, "3c905b-tpo", "3Com900B-TPO"), /* 10 Base TPO */
953 PCI_ROM(0x10b7, 0x9005, "3c905b-combo", "3Com900B-Combo"), /* 10 Base Combo */
954 PCI_ROM(0x10b7, 0x9006, "3c905b-tpb2", "3Com900B-2/T"), /* 10 Base TP and Base2 */
955 PCI_ROM(0x10b7, 0x900a, "3c905b-fl", "3Com900B-FL"), /* 10 Base FL */
956 PCI_ROM(0x10b7, 0x9055, "3c905b-tpo100", "3Com905B-TX"), /* 10/100 TPO */
957 PCI_ROM(0x10b7, 0x9056, "3c905b-t4", "3Com905B-T4"), /* 10/100 T4 */
958 PCI_ROM(0x10b7, 0x9058, "3c905b-9058", "3Com905B-9058"), /* Cyclone 10/100/BNC */
959 PCI_ROM(0x10b7, 0x905a, "3c905b-fx", "3Com905B-FL"), /* 100 Base FX / 10 Base FX */
960 /* Newer 90xC revision: */
961 PCI_ROM(0x10b7, 0x9200, "3c905c-tpo", "3Com905C-TXM"), /* 10/100 TPO (3C905C-TXM) */
962 PCI_ROM(0x10b7, 0x9202, "3c920b-emb-ati", "3c920B-EMB-WNM (ATI Radeon 9100 IGP)"), /* 3c920B-EMB-WNM (ATI Radeon 9100 IGP) */
963 PCI_ROM(0x10b7, 0x9210, "3c920b-emb-wnm","3Com20B-EMB WNM"),
964 PCI_ROM(0x10b7, 0x9800, "3c980", "3Com980-Cyclone"), /* Cyclone */
965 PCI_ROM(0x10b7, 0x9805, "3c9805", "3Com9805"), /* Dual Port Server Cyclone */
966 PCI_ROM(0x10b7, 0x7646, "3csoho100-tx", "3CSOHO100-TX"), /* Hurricane */
967 PCI_ROM(0x10b7, 0x4500, "3c450", "3Com450 HomePNA Tornado"),
968 PCI_ROM(0x10b7, 0x1201, "3c982a", "3Com982A"),
969 PCI_ROM(0x10b7, 0x1202, "3c982b", "3Com982B"),
972 struct pci_driver a3c90x_driver = {
974 .probe = a3c90x_probe,
976 .id_count = sizeof(a3c90x_nics)/sizeof(a3c90x_nics[0]),