]>
Commit | Line | Data |
---|---|---|
2f55f809 JW |
1 | `define REG_A 0 |
2 | `define REG_B 1 | |
3 | `define REG_C 2 | |
4 | `define REG_D 3 | |
5 | `define REG_E 4 | |
6 | `define REG_F 5 | |
7 | `define REG_H 6 | |
8 | `define REG_L 7 | |
9 | `define REG_SPH 8 | |
10 | `define REG_SPL 9 | |
11 | `define REG_PCH 10 | |
12 | `define REG_PCL 11 | |
13 | ||
14 | `define FLAG_Z 8'b10000000 | |
15 | `define FLAG_N 8'b01000000 | |
16 | `define FLAG_H 8'b00100000 | |
17 | `define FLAG_C 8'b00010000 | |
18 | ||
19 | `define STATE_FETCH 2'h0 | |
20 | `define STATE_DECODE 2'h1 | |
21 | `define STATE_EXECUTE 2'h2 | |
22 | `define STATE_WRITEBACK 2'h3 | |
23 | ||
24 | `define INSN_LD_reg_imm8 8'b00xxx110 | |
b85870e0 JW |
25 | `define INSN_HALT 8'b01110110 |
26 | `define INSN_LD_HL_reg 8'b01110xxx | |
27 | `define INSN_LD_reg_HL 8'b01xxx110 | |
28 | `define INSN_LD_reg_reg 8'b01xxxxxx | |
634ce02c JW |
29 | `define INSN_LD_reg_imm16 8'b00xx0001 |
30 | `define INSN_LD_SP_HL 8'b11111001 | |
97649fed | 31 | `define INSN_PUSH_reg 8'b11xx0101 |
00e30b4d JW |
32 | `define INSN_POP_reg 8'b11xx0001 |
33 | `define INSN_LDH_AC 8'b111x0010 // Either LDH A,(C) or LDH (C),A | |
fa136d63 | 34 | `define INSN_LDx_AHL 8'b001xx010 // LDD/LDI A,(HL) / (HL),A |
94522011 | 35 | `define INSN_ALU8 8'b10xxxxxx // 10 xxx yyy |
d3938806 | 36 | `define INSN_NOP 8'b00000000 |
1e03e021 | 37 | `define INSN_RST 8'b11xxx111 |
abae5818 | 38 | `define INSN_RET 8'b110x1001 // 1 = RETI, 0 = RET |
ef6fbe31 | 39 | `define INSN_CALL 8'b11001101 |
a85b19a7 JW |
40 | `define INSN_JP_imm 8'b11000011 |
41 | `define INSN_JPCC_imm 8'b110xx010 | |
a00483d0 | 42 | `define INSN_ALU_A 8'b00xxx111 |
a85b19a7 JW |
43 | |
44 | `define INSN_cc_NZ 2'b00 | |
45 | `define INSN_cc_Z 2'b01 | |
46 | `define INSN_cc_NC 2'b10 | |
47 | `define INSN_cc_C 2'b11 | |
fa136d63 | 48 | |
b85870e0 JW |
49 | `define INSN_reg_A 3'b111 |
50 | `define INSN_reg_B 3'b000 | |
51 | `define INSN_reg_C 3'b001 | |
52 | `define INSN_reg_D 3'b010 | |
53 | `define INSN_reg_E 3'b011 | |
54 | `define INSN_reg_H 3'b100 | |
55 | `define INSN_reg_L 3'b101 | |
56 | `define INSN_reg_dHL 3'b110 | |
634ce02c JW |
57 | `define INSN_reg16_BC 2'b00 |
58 | `define INSN_reg16_DE 2'b01 | |
59 | `define INSN_reg16_HL 2'b10 | |
60 | `define INSN_reg16_SP 2'b11 | |
97649fed JW |
61 | `define INSN_stack_AF 2'b11 |
62 | `define INSN_stack_BC 2'b00 | |
63 | `define INSN_stack_DE 2'b01 | |
64 | `define INSN_stack_HL 2'b10 | |
94522011 JW |
65 | `define INSN_alu_ADD 3'b000 |
66 | `define INSN_alu_ADC 3'b001 | |
67 | `define INSN_alu_SUB 3'b010 | |
68 | `define INSN_alu_SBC 3'b011 | |
69 | `define INSN_alu_AND 3'b100 | |
70 | `define INSN_alu_XOR 3'b101 | |
71 | `define INSN_alu_OR 3'b110 | |
72 | `define INSN_alu_CP 3'b111 // Oh lawd, is dat some CP? | |
a00483d0 JW |
73 | `define INSN_alu_RLCA 3'b000 |
74 | `define INSN_alu_RRCA 3'b001 | |
75 | `define INSN_alu_RLA 3'b010 | |
76 | `define INSN_alu_RRA 3'b011 | |
77 | `define INSN_alu_DAA 3'b100 | |
78 | `define INSN_alu_CPL 3'b101 | |
79 | `define INSN_alu_SCF 3'b110 | |
80 | `define INSN_alu_CCF 3'b111 | |
94522011 | 81 | |
2f55f809 JW |
82 | module GBZ80Core( |
83 | input clk, | |
84 | output reg [15:0] busaddress, /* BUS_* is latched on STATE_FETCH. */ | |
85 | inout [7:0] busdata, | |
86 | output reg buswr, output reg busrd); | |
87 | ||
88 | reg [1:0] state = 0; /* State within this bus cycle (see STATE_*). */ | |
89 | reg [2:0] cycle = 0; /* Cycle for instructions. */ | |
90 | ||
91 | reg [7:0] registers[11:0]; | |
92 | ||
93 | reg [15:0] address; /* Address for the next bus operation. */ | |
94 | ||
95 | reg [7:0] opcode; /* Opcode from the current machine cycle. */ | |
96 | ||
97 | reg [7:0] rdata, wdata; /* Read data from this bus cycle, or write data for the next. */ | |
98 | reg rd = 1, wr = 0, newcycle = 1; | |
99 | ||
ef6fbe31 | 100 | reg [7:0] tmp, tmp2; /* Generic temporary regs. */ |
b85870e0 | 101 | |
2f55f809 JW |
102 | reg [7:0] buswdata; |
103 | assign busdata = buswr ? buswdata : 8'bzzzzzzzz; | |
104 | ||
abae5818 JW |
105 | reg ie = 0; |
106 | ||
2f55f809 | 107 | initial begin |
241c995c JW |
108 | registers[ 0] <= 0; |
109 | registers[ 1] <= 0; | |
110 | registers[ 2] <= 0; | |
111 | registers[ 3] <= 0; | |
112 | registers[ 4] <= 0; | |
113 | registers[ 5] <= 0; | |
114 | registers[ 6] <= 0; | |
115 | registers[ 7] <= 0; | |
116 | registers[ 8] <= 0; | |
117 | registers[ 9] <= 0; | |
118 | registers[10] <= 0; | |
119 | registers[11] <= 0; | |
2e642f1f JW |
120 | ie <= 0; |
121 | rd <= 1; | |
122 | wr <= 0; | |
123 | newcycle <= 1; | |
124 | state <= 0; | |
125 | cycle <= 0; | |
2f55f809 JW |
126 | end |
127 | ||
128 | always @(posedge clk) | |
129 | case (state) | |
130 | `STATE_FETCH: begin | |
2e642f1f | 131 | if (newcycle) begin |
2f55f809 | 132 | busaddress <= {registers[`REG_PCH], registers[`REG_PCL]}; |
2e642f1f JW |
133 | buswr <= 0; |
134 | busrd <= 1; | |
135 | end else begin | |
2f55f809 | 136 | busaddress <= address; |
2e642f1f JW |
137 | buswr <= wr; |
138 | busrd <= rd; | |
139 | if (wr) | |
140 | buswdata <= wdata; | |
141 | end | |
2f55f809 JW |
142 | state <= `STATE_DECODE; |
143 | end | |
144 | `STATE_DECODE: begin | |
145 | if (newcycle) begin | |
146 | opcode <= busdata; | |
147 | rdata <= busdata; | |
b85870e0 | 148 | newcycle <= 0; |
2f55f809 | 149 | cycle <= 0; |
2e642f1f | 150 | end else begin |
2f55f809 | 151 | if (rd) rdata <= busdata; |
2e642f1f JW |
152 | cycle <= cycle + 1; |
153 | end | |
2f55f809 JW |
154 | buswr <= 0; |
155 | busrd <= 0; | |
97649fed JW |
156 | wr <= 0; |
157 | rd <= 0; | |
158 | address <= 16'bxxxxxxxxxxxxxxxx; // Make it obvious if something of type has happened. | |
159 | wdata <= 8'bxxxxxxxx; | |
2f55f809 JW |
160 | state <= `STATE_EXECUTE; |
161 | end | |
162 | `STATE_EXECUTE: begin | |
163 | `define EXEC_INC_PC \ | |
164 | {registers[`REG_PCH], registers[`REG_PCL]} <= {registers[`REG_PCH], registers[`REG_PCL]} + 1 | |
165 | `define EXEC_NEXTADDR_PCINC \ | |
166 | address <= {registers[`REG_PCH], registers[`REG_PCL]} + 1 | |
167 | `define EXEC_NEWCYCLE \ | |
168 | newcycle <= 1; rd <= 1; wr <= 0 | |
169 | casex (opcode) | |
170 | `INSN_LD_reg_imm8: begin | |
171 | case (cycle) | |
172 | 0: begin | |
173 | `EXEC_INC_PC; | |
174 | `EXEC_NEXTADDR_PCINC; | |
2f55f809 JW |
175 | rd <= 1; |
176 | end | |
69ca9b5f | 177 | 1: begin |
2f55f809 | 178 | `EXEC_INC_PC; |
b85870e0 | 179 | if (opcode[5:3] == `INSN_reg_dHL) begin |
2f55f809 JW |
180 | address <= {registers[`REG_H], registers[`REG_L]}; |
181 | wdata <= rdata; | |
182 | rd <= 0; | |
183 | wr <= 1; | |
184 | end else begin | |
185 | `EXEC_NEWCYCLE; | |
186 | end | |
187 | end | |
69ca9b5f | 188 | 2: begin |
2f55f809 JW |
189 | `EXEC_NEWCYCLE; |
190 | end | |
191 | endcase | |
192 | end | |
b85870e0 | 193 | `INSN_HALT: begin |
f2e04715 JW |
194 | `EXEC_NEWCYCLE; |
195 | /* XXX Interrupts needed for HALT. */ | |
b85870e0 JW |
196 | end |
197 | `INSN_LD_HL_reg: begin | |
f2e04715 JW |
198 | case (cycle) |
199 | 0: begin | |
200 | case (opcode[2:0]) | |
69ca9b5f JW |
201 | `INSN_reg_A: wdata <= registers[`REG_A]; |
202 | `INSN_reg_B: wdata <= registers[`REG_B]; | |
203 | `INSN_reg_C: wdata <= registers[`REG_C]; | |
204 | `INSN_reg_D: wdata <= registers[`REG_D]; | |
205 | `INSN_reg_E: wdata <= registers[`REG_E]; | |
206 | `INSN_reg_H: wdata <= registers[`REG_H]; | |
207 | `INSN_reg_L: wdata <= registers[`REG_L]; | |
f2e04715 JW |
208 | endcase |
209 | address <= {registers[`REG_H], registers[`REG_L]}; | |
210 | wr <= 1; rd <= 0; | |
211 | end | |
212 | 1: begin | |
213 | `EXEC_INC_PC; | |
214 | `EXEC_NEWCYCLE; | |
215 | end | |
216 | endcase | |
b85870e0 JW |
217 | end |
218 | `INSN_LD_reg_HL: begin | |
f2e04715 | 219 | case(cycle) |
69ca9b5f | 220 | 0: begin |
f2e04715 | 221 | address <= {registers[`REG_H], registers[`REG_L]}; |
97649fed | 222 | rd <= 1; |
f2e04715 | 223 | end |
69ca9b5f | 224 | 1: begin |
f2e04715 JW |
225 | tmp <= rdata; |
226 | `EXEC_INC_PC; | |
227 | `EXEC_NEWCYCLE; | |
228 | end | |
229 | endcase | |
b85870e0 JW |
230 | end |
231 | `INSN_LD_reg_reg: begin | |
232 | `EXEC_INC_PC; | |
233 | `EXEC_NEWCYCLE; | |
234 | case (opcode[2:0]) | |
69ca9b5f JW |
235 | `INSN_reg_A: tmp <= registers[`REG_A]; |
236 | `INSN_reg_B: tmp <= registers[`REG_B]; | |
237 | `INSN_reg_C: tmp <= registers[`REG_C]; | |
238 | `INSN_reg_D: tmp <= registers[`REG_D]; | |
239 | `INSN_reg_E: tmp <= registers[`REG_E]; | |
240 | `INSN_reg_H: tmp <= registers[`REG_H]; | |
241 | `INSN_reg_L: tmp <= registers[`REG_L]; | |
b85870e0 JW |
242 | endcase |
243 | end | |
634ce02c JW |
244 | `INSN_LD_reg_imm16: begin |
245 | `EXEC_INC_PC; | |
246 | case (cycle) | |
247 | 0: begin | |
248 | `EXEC_NEXTADDR_PCINC; | |
249 | rd <= 1; | |
250 | end | |
251 | 1: begin | |
252 | `EXEC_NEXTADDR_PCINC; | |
253 | rd <= 1; | |
254 | end | |
255 | 2: begin `EXEC_NEWCYCLE; end | |
256 | endcase | |
257 | end | |
258 | `INSN_LD_SP_HL: begin | |
259 | case (cycle) | |
260 | 0: begin | |
634ce02c JW |
261 | tmp <= registers[`REG_H]; |
262 | end | |
263 | 1: begin | |
264 | `EXEC_NEWCYCLE; | |
265 | `EXEC_INC_PC; | |
266 | tmp <= registers[`REG_L]; | |
267 | end | |
268 | endcase | |
269 | end | |
97649fed JW |
270 | `INSN_PUSH_reg: begin /* PUSH is 16 cycles! */ |
271 | case (cycle) | |
69ca9b5f | 272 | 0: begin |
97649fed JW |
273 | wr <= 1; |
274 | address <= {registers[`REG_SPH],registers[`REG_SPL]}-1; | |
275 | case (opcode[5:4]) | |
276 | `INSN_stack_AF: wdata <= registers[`REG_A]; | |
277 | `INSN_stack_BC: wdata <= registers[`REG_B]; | |
278 | `INSN_stack_DE: wdata <= registers[`REG_D]; | |
279 | `INSN_stack_HL: wdata <= registers[`REG_H]; | |
280 | endcase | |
281 | end | |
69ca9b5f | 282 | 1: begin |
97649fed JW |
283 | wr <= 1; |
284 | address <= {registers[`REG_SPH],registers[`REG_SPL]}-1; | |
285 | case (opcode[5:4]) | |
286 | `INSN_stack_AF: wdata <= registers[`REG_F]; | |
287 | `INSN_stack_BC: wdata <= registers[`REG_C]; | |
288 | `INSN_stack_DE: wdata <= registers[`REG_E]; | |
289 | `INSN_stack_HL: wdata <= registers[`REG_L]; | |
290 | endcase | |
291 | end | |
292 | 2: begin /* TWIDDLE OUR FUCKING THUMBS! */ end | |
69ca9b5f | 293 | 3: begin |
97649fed JW |
294 | `EXEC_NEWCYCLE; |
295 | `EXEC_INC_PC; | |
296 | end | |
297 | endcase | |
298 | end | |
299 | `INSN_POP_reg: begin /* POP is 12 cycles! */ | |
300 | case (cycle) | |
69ca9b5f | 301 | 0: begin |
97649fed JW |
302 | rd <= 1; |
303 | address <= {registers[`REG_SPH],registers[`REG_SPL]}; | |
304 | end | |
69ca9b5f | 305 | 1: begin |
97649fed JW |
306 | rd <= 1; |
307 | address <= {registers[`REG_SPH],registers[`REG_SPL]}; | |
308 | end | |
69ca9b5f | 309 | 2: begin |
97649fed JW |
310 | `EXEC_NEWCYCLE; |
311 | `EXEC_INC_PC; | |
312 | end | |
313 | endcase | |
314 | end | |
00e30b4d JW |
315 | `INSN_LDH_AC: begin |
316 | case (cycle) | |
317 | 0: begin | |
318 | address <= {8'hFF,registers[`REG_C]}; | |
319 | if (opcode[4]) begin // LD A,(C) | |
320 | rd <= 1; | |
321 | end else begin | |
322 | wr <= 1; | |
fa136d63 | 323 | wdata <= registers[`REG_A]; |
00e30b4d JW |
324 | end |
325 | end | |
69ca9b5f | 326 | 1: begin |
00e30b4d JW |
327 | `EXEC_NEWCYCLE; |
328 | `EXEC_INC_PC; | |
329 | end | |
330 | endcase | |
331 | end | |
fa136d63 JW |
332 | `INSN_LDx_AHL: begin |
333 | case (cycle) | |
69ca9b5f | 334 | 0: begin |
fa136d63 JW |
335 | address <= {registers[`REG_H],registers[`REG_L]}; |
336 | if (opcode[3]) begin // LDx A, (HL) | |
337 | rd <= 1; | |
338 | end else begin | |
339 | wr <= 1; | |
340 | wdata <= registers[`REG_A]; | |
341 | end | |
342 | end | |
343 | 1: begin | |
344 | `EXEC_NEWCYCLE; | |
345 | `EXEC_INC_PC; | |
346 | end | |
347 | endcase | |
348 | end | |
94522011 JW |
349 | `INSN_ALU8: begin |
350 | if ((opcode[2:0] == `INSN_reg_dHL) && (cycle == 0)) begin | |
351 | // fffffffff fuck your shit, read from (HL) :( | |
352 | rd <= 1; | |
353 | address <= {registers[`REG_H], registers[`REG_L]}; | |
354 | end else begin | |
355 | `EXEC_NEWCYCLE; | |
356 | `EXEC_INC_PC; | |
357 | case (opcode[2:0]) | |
69ca9b5f JW |
358 | `INSN_reg_A: tmp <= registers[`REG_A]; |
359 | `INSN_reg_B: tmp <= registers[`REG_B]; | |
360 | `INSN_reg_C: tmp <= registers[`REG_C]; | |
361 | `INSN_reg_D: tmp <= registers[`REG_D]; | |
362 | `INSN_reg_E: tmp <= registers[`REG_E]; | |
363 | `INSN_reg_H: tmp <= registers[`REG_H]; | |
364 | `INSN_reg_L: tmp <= registers[`REG_L]; | |
365 | `INSN_reg_dHL: tmp <= rdata; | |
94522011 JW |
366 | endcase |
367 | end | |
368 | end | |
a00483d0 JW |
369 | `INSN_ALU_A: begin |
370 | `EXEC_NEWCYCLE; | |
371 | `EXEC_INC_PC; | |
372 | end | |
d3938806 JW |
373 | `INSN_NOP: begin |
374 | `EXEC_NEWCYCLE; | |
375 | `EXEC_INC_PC; | |
376 | end | |
1e03e021 JW |
377 | `INSN_RST: begin |
378 | case (cycle) | |
abae5818 | 379 | 0: begin |
69ca9b5f | 380 | `EXEC_INC_PC; // This goes FIRST in RST |
abae5818 | 381 | end |
69ca9b5f | 382 | 1: begin |
1e03e021 JW |
383 | wr <= 1; |
384 | address <= {registers[`REG_SPH],registers[`REG_SPL]}-1; | |
385 | wdata <= registers[`REG_PCH]; | |
386 | end | |
69ca9b5f | 387 | 2: begin |
1e03e021 JW |
388 | wr <= 1; |
389 | address <= {registers[`REG_SPH],registers[`REG_SPL]}-2; | |
390 | wdata <= registers[`REG_PCL]; | |
391 | end | |
69ca9b5f | 392 | 3: begin |
1e03e021 JW |
393 | `EXEC_NEWCYCLE; |
394 | {registers[`REG_PCH],registers[`REG_PCL]} <= | |
395 | {10'b0,opcode[5:3],3'b0}; | |
396 | end | |
397 | endcase | |
398 | end | |
abae5818 JW |
399 | `INSN_RET: begin |
400 | case (cycle) | |
401 | 0: begin | |
402 | rd <= 1; | |
403 | address <= {registers[`REG_SPH],registers[`REG_SPL]}; | |
404 | end | |
405 | 1: begin | |
406 | rd <= 1; | |
407 | address <= {registers[`REG_SPH],registers[`REG_SPL]} + 1; | |
408 | end | |
409 | 2: begin /* twiddle thumbs */ end | |
410 | 3: begin | |
411 | `EXEC_NEWCYCLE; | |
412 | // do NOT increment PC! | |
413 | end | |
414 | endcase | |
415 | end | |
ef6fbe31 JW |
416 | `INSN_CALL: begin |
417 | case (cycle) | |
418 | 0: begin | |
419 | `EXEC_INC_PC; | |
420 | `EXEC_NEXTADDR_PCINC; | |
421 | rd <= 1; | |
422 | end | |
423 | 1: begin | |
424 | `EXEC_INC_PC; | |
425 | `EXEC_NEXTADDR_PCINC; | |
426 | rd <= 1; | |
427 | end | |
428 | 2: begin | |
4f9c2edf JW |
429 | `EXEC_INC_PC; |
430 | end | |
431 | 3: begin | |
ef6fbe31 JW |
432 | address <= {registers[`REG_SPH],registers[`REG_SPL]} - 1; |
433 | wdata <= registers[`REG_PCH]; | |
434 | wr <= 1; | |
435 | end | |
4f9c2edf | 436 | 4: begin |
ef6fbe31 JW |
437 | address <= {registers[`REG_SPH],registers[`REG_SPL]} - 2; |
438 | wdata <= registers[`REG_PCL]; | |
439 | wr <= 1; | |
440 | end | |
ef6fbe31 JW |
441 | 5: begin |
442 | `EXEC_NEWCYCLE; /* do NOT increment the PC */ | |
443 | end | |
444 | endcase | |
445 | end | |
a85b19a7 JW |
446 | `INSN_JP_imm,`INSN_JPCC_imm: begin |
447 | case (cycle) | |
448 | 0: begin | |
449 | `EXEC_INC_PC; | |
450 | `EXEC_NEXTADDR_PCINC; | |
451 | rd <= 1; | |
452 | end | |
453 | 1: begin | |
454 | `EXEC_INC_PC; | |
455 | `EXEC_NEXTADDR_PCINC; | |
456 | rd <= 1; | |
457 | end | |
458 | 2: begin | |
a00483d0 | 459 | `EXEC_INC_PC; |
a85b19a7 JW |
460 | if (!opcode[0]) begin // i.e., JP cc,nn |
461 | /* We need to check the condition code to bail out. */ | |
462 | case (opcode[4:3]) | |
463 | `INSN_cc_NZ: if (registers[`REG_F][7]) begin `EXEC_NEWCYCLE; end | |
a00483d0 | 464 | `INSN_cc_Z: if (~registers[`REG_F][7]) begin `EXEC_NEWCYCLE; end |
a85b19a7 | 465 | `INSN_cc_NC: if (registers[`REG_F][4]) begin `EXEC_NEWCYCLE; end |
a00483d0 | 466 | `INSN_cc_C: if (~registers[`REG_F][4]) begin `EXEC_NEWCYCLE; end |
a85b19a7 JW |
467 | endcase |
468 | end | |
469 | end | |
470 | 3: begin | |
471 | `EXEC_NEWCYCLE; | |
472 | end | |
473 | endcase | |
474 | end | |
634ce02c JW |
475 | default: |
476 | $stop; | |
2f55f809 JW |
477 | endcase |
478 | state <= `STATE_WRITEBACK; | |
479 | end | |
480 | `STATE_WRITEBACK: begin | |
481 | casex (opcode) | |
634ce02c JW |
482 | `INSN_LD_reg_imm8: |
483 | case (cycle) | |
2e642f1f | 484 | 0: begin end |
69ca9b5f | 485 | 1: case (opcode[5:3]) |
2e642f1f JW |
486 | `INSN_reg_A: begin registers[`REG_A] <= rdata; end |
487 | `INSN_reg_B: begin registers[`REG_B] <= rdata; end | |
488 | `INSN_reg_C: begin registers[`REG_C] <= rdata; end | |
489 | `INSN_reg_D: begin registers[`REG_D] <= rdata; end | |
490 | `INSN_reg_E: begin registers[`REG_E] <= rdata; end | |
491 | `INSN_reg_H: begin registers[`REG_H] <= rdata; end | |
492 | `INSN_reg_L: begin registers[`REG_L] <= rdata; end | |
493 | `INSN_reg_dHL: begin /* Go off to cycle 2 */ end | |
b85870e0 | 494 | endcase |
2e642f1f | 495 | 2: begin end |
634ce02c JW |
496 | endcase |
497 | `INSN_HALT: begin | |
498 | /* Nothing needs happen here. */ | |
499 | /* XXX Interrupts needed for HALT. */ | |
500 | end | |
501 | `INSN_LD_HL_reg: begin | |
2e642f1f | 502 | /* Nothing of interest here */ |
634ce02c JW |
503 | end |
504 | `INSN_LD_reg_HL: begin | |
505 | case (cycle) | |
2e642f1f | 506 | 0: begin end |
634ce02c JW |
507 | 1: begin |
508 | case (opcode[5:3]) | |
69ca9b5f JW |
509 | `INSN_reg_A: registers[`REG_A] <= tmp; |
510 | `INSN_reg_B: registers[`REG_B] <= tmp; | |
511 | `INSN_reg_C: registers[`REG_C] <= tmp; | |
512 | `INSN_reg_D: registers[`REG_D] <= tmp; | |
513 | `INSN_reg_E: registers[`REG_E] <= tmp; | |
514 | `INSN_reg_H: registers[`REG_H] <= tmp; | |
515 | `INSN_reg_L: registers[`REG_L] <= tmp; | |
634ce02c | 516 | endcase |
634ce02c JW |
517 | end |
518 | endcase | |
519 | end | |
520 | `INSN_LD_reg_reg: begin | |
521 | case (opcode[5:3]) | |
69ca9b5f JW |
522 | `INSN_reg_A: registers[`REG_A] <= tmp; |
523 | `INSN_reg_B: registers[`REG_B] <= tmp; | |
524 | `INSN_reg_C: registers[`REG_C] <= tmp; | |
525 | `INSN_reg_D: registers[`REG_D] <= tmp; | |
526 | `INSN_reg_E: registers[`REG_E] <= tmp; | |
527 | `INSN_reg_H: registers[`REG_H] <= tmp; | |
528 | `INSN_reg_L: registers[`REG_L] <= tmp; | |
634ce02c JW |
529 | endcase |
530 | end | |
531 | `INSN_LD_reg_imm16: begin | |
532 | case (cycle) | |
2e642f1f | 533 | 0: begin /* */ end |
634ce02c JW |
534 | 1: begin |
535 | case (opcode[5:4]) | |
536 | `INSN_reg16_BC: registers[`REG_C] <= rdata; | |
537 | `INSN_reg16_DE: registers[`REG_E] <= rdata; | |
538 | `INSN_reg16_HL: registers[`REG_L] <= rdata; | |
539 | `INSN_reg16_SP: registers[`REG_SPL] <= rdata; | |
540 | endcase | |
634ce02c JW |
541 | end |
542 | 2: begin | |
543 | case (opcode[5:4]) | |
544 | `INSN_reg16_BC: registers[`REG_B] <= rdata; | |
545 | `INSN_reg16_DE: registers[`REG_D] <= rdata; | |
546 | `INSN_reg16_HL: registers[`REG_H] <= rdata; | |
547 | `INSN_reg16_SP: registers[`REG_SPH] <= rdata; | |
548 | endcase | |
634ce02c JW |
549 | end |
550 | endcase | |
551 | end | |
552 | `INSN_LD_SP_HL: begin | |
553 | case (cycle) | |
2e642f1f JW |
554 | 0: registers[`REG_SPH] <= tmp; |
555 | 1: registers[`REG_SPL] <= tmp; | |
634ce02c JW |
556 | endcase |
557 | end | |
97649fed JW |
558 | `INSN_PUSH_reg: begin /* PUSH is 16 cycles! */ |
559 | case (cycle) | |
2e642f1f JW |
560 | 0: {registers[`REG_SPH],registers[`REG_SPL]} <= |
561 | {registers[`REG_SPH],registers[`REG_SPL]} - 1; | |
562 | 1: {registers[`REG_SPH],registers[`REG_SPL]} <= | |
563 | {registers[`REG_SPH],registers[`REG_SPL]} - 1; | |
564 | 2: begin /* type F */ end | |
565 | 3: begin /* type F */ end | |
97649fed JW |
566 | endcase |
567 | end | |
568 | `INSN_POP_reg: begin /* POP is 12 cycles! */ | |
569 | case (cycle) | |
2e642f1f JW |
570 | 0: {registers[`REG_SPH],registers[`REG_SPL]} <= |
571 | {registers[`REG_SPH],registers[`REG_SPL]} + 1; | |
97649fed JW |
572 | 1: begin |
573 | case (opcode[5:4]) | |
574 | `INSN_stack_AF: registers[`REG_F] <= rdata; | |
575 | `INSN_stack_BC: registers[`REG_C] <= rdata; | |
576 | `INSN_stack_DE: registers[`REG_E] <= rdata; | |
577 | `INSN_stack_HL: registers[`REG_L] <= rdata; | |
578 | endcase | |
241c995c | 579 | {registers[`REG_SPH],registers[`REG_SPL]} <= |
97649fed | 580 | {registers[`REG_SPH],registers[`REG_SPL]} + 1; |
97649fed JW |
581 | end |
582 | 2: begin | |
583 | case (opcode[5:4]) | |
584 | `INSN_stack_AF: registers[`REG_A] <= rdata; | |
585 | `INSN_stack_BC: registers[`REG_B] <= rdata; | |
586 | `INSN_stack_DE: registers[`REG_D] <= rdata; | |
587 | `INSN_stack_HL: registers[`REG_H] <= rdata; | |
588 | endcase | |
97649fed JW |
589 | end |
590 | endcase | |
00e30b4d JW |
591 | end |
592 | `INSN_LDH_AC: begin | |
593 | case (cycle) | |
2e642f1f JW |
594 | 0: begin /* Type F */ end |
595 | 1: if (opcode[4]) | |
596 | registers[`REG_A] <= rdata; | |
00e30b4d JW |
597 | endcase |
598 | end | |
fa136d63 JW |
599 | `INSN_LDx_AHL: begin |
600 | case (cycle) | |
2e642f1f | 601 | 0: begin /* Type F */ end |
fa136d63 | 602 | 1: begin |
fa136d63 JW |
603 | if (opcode[3]) |
604 | registers[`REG_A] <= rdata; | |
605 | {registers[`REG_H],registers[`REG_L]} <= | |
606 | opcode[4] ? // if set, LDD, else LDI | |
607 | ({registers[`REG_H],registers[`REG_L]} - 1) : | |
608 | ({registers[`REG_H],registers[`REG_L]} + 1); | |
609 | end | |
610 | endcase | |
611 | end | |
94522011 JW |
612 | `INSN_ALU8: begin |
613 | if ((opcode[2:0] == `INSN_reg_dHL) && (cycle == 0)) begin | |
614 | /* Sit on our asses. */ | |
94522011 JW |
615 | end else begin /* Actually do the computation! */ |
616 | case (opcode[5:3]) | |
617 | `INSN_alu_ADD: begin | |
618 | registers[`REG_A] <= | |
619 | registers[`REG_A] + tmp; | |
620 | registers[`REG_F] <= | |
621 | { /* Z */ ((registers[`REG_A] + tmp) == 0) ? 1'b1 : 1'b0, | |
d3938806 | 622 | /* N */ 1'b0, |
94522011 JW |
623 | /* H */ (({1'b0,registers[`REG_A][3:0]} + {1'b0,tmp[3:0]}) >> 4 == 1) ? 1'b1 : 1'b0, |
624 | /* C */ (({1'b0,registers[`REG_A]} + {1'b0,tmp}) >> 8 == 1) ? 1'b1 : 1'b0, | |
625 | registers[`REG_F][3:0] | |
626 | }; | |
627 | end | |
6dbce0b5 JW |
628 | `INSN_alu_ADC: begin |
629 | registers[`REG_A] <= | |
630 | registers[`REG_A] + tmp + {7'b0,registers[`REG_F][4]}; | |
631 | registers[`REG_F] <= | |
632 | { /* Z */ ((registers[`REG_A] + tmp + {7'b0,registers[`REG_F][4]}) == 0) ? 1'b1 : 1'b0, | |
d3938806 | 633 | /* N */ 1'b0, |
6dbce0b5 JW |
634 | /* H */ (({1'b0,registers[`REG_A][3:0]} + {1'b0,tmp[3:0]} + {4'b0,registers[`REG_F][4]}) >> 4 == 1) ? 1'b1 : 1'b0, |
635 | /* C */ (({1'b0,registers[`REG_A]} + {1'b0,tmp} + {8'b0,registers[`REG_F][4]}) >> 8 == 1) ? 1'b1 : 1'b0, | |
636 | registers[`REG_F][3:0] | |
637 | }; | |
638 | end | |
a00483d0 JW |
639 | `INSN_alu_SUB: begin |
640 | registers[`REG_A] <= | |
641 | registers[`REG_A] - tmp; | |
642 | registers[`REG_F] <= | |
643 | { /* Z */ ((registers[`REG_A] - tmp) == 0) ? 1'b1 : 1'b0, | |
644 | /* N */ 1'b1, | |
645 | /* H */ (({1'b0,registers[`REG_A][3:0]} - {1'b0,tmp[3:0]}) >> 4 == 1) ? 1'b1 : 1'b0, | |
646 | /* C */ (({1'b0,registers[`REG_A]} - {1'b0,tmp}) >> 8 == 1) ? 1'b1 : 1'b0, | |
647 | registers[`REG_F][3:0] | |
648 | }; | |
649 | end | |
650 | `INSN_alu_SBC: begin | |
651 | registers[`REG_A] <= | |
652 | registers[`REG_A] - (tmp + {7'b0,registers[`REG_F][4]}); | |
653 | registers[`REG_F] <= | |
654 | { /* Z */ ((registers[`REG_A] - (tmp + {7'b0,registers[`REG_F][4]})) == 0) ? 1'b1 : 1'b0, | |
655 | /* N */ 1'b1, | |
656 | /* H */ (({1'b0,registers[`REG_A][3:0]} - ({1'b0,tmp[3:0]} + {4'b0,registers[`REG_F][4]})) >> 4 == 1) ? 1'b1 : 1'b0, | |
657 | /* C */ (({1'b0,registers[`REG_A]} - ({1'b0,tmp} + {8'b0,registers[`REG_F][4]})) >> 8 == 1) ? 1'b1 : 1'b0, | |
658 | registers[`REG_F][3:0] | |
659 | }; | |
660 | end | |
6dbce0b5 JW |
661 | `INSN_alu_AND: begin |
662 | registers[`REG_A] <= | |
663 | registers[`REG_A] & tmp; | |
664 | registers[`REG_F] <= | |
665 | { /* Z */ ((registers[`REG_A] & tmp) == 0) ? 1'b1 : 1'b0, | |
d3938806 | 666 | 3'b010, |
6dbce0b5 JW |
667 | registers[`REG_F][3:0] |
668 | }; | |
669 | end | |
670 | `INSN_alu_OR: begin | |
671 | registers[`REG_A] <= | |
672 | registers[`REG_A] | tmp; | |
673 | registers[`REG_F] <= | |
674 | { /* Z */ ((registers[`REG_A] | tmp) == 0) ? 1'b1 : 1'b0, | |
d3938806 | 675 | 3'b000, |
6dbce0b5 JW |
676 | registers[`REG_F][3:0] |
677 | }; | |
678 | end | |
679 | `INSN_alu_XOR: begin | |
680 | registers[`REG_A] <= | |
681 | registers[`REG_A] ^ tmp; | |
682 | registers[`REG_F] <= | |
683 | { /* Z */ ((registers[`REG_A] ^ tmp) == 0) ? 1'b1 : 1'b0, | |
d3938806 | 684 | 3'b000, |
6dbce0b5 JW |
685 | registers[`REG_F][3:0] |
686 | }; | |
687 | end | |
a00483d0 JW |
688 | `INSN_alu_CP: begin |
689 | registers[`REG_F] <= | |
690 | { /* Z */ ((registers[`REG_A] - tmp) == 0) ? 1'b1 : 1'b0, | |
691 | /* N */ 1'b1, | |
692 | /* H */ (({1'b0,registers[`REG_A][3:0]} - {1'b0,tmp[3:0]}) >> 4 == 1) ? 1'b1 : 1'b0, | |
693 | /* C */ (({1'b0,registers[`REG_A]} - {1'b0,tmp}) >> 8 == 1) ? 1'b1 : 1'b0, | |
694 | registers[`REG_F][3:0] | |
695 | }; | |
696 | end | |
94522011 JW |
697 | default: |
698 | $stop; | |
699 | endcase | |
700 | end | |
701 | end | |
a00483d0 JW |
702 | `INSN_ALU_A: begin |
703 | case(opcode[5:3]) | |
704 | `INSN_alu_RLCA: begin | |
705 | registers[`REG_A] <= {registers[`REG_A][6:0],registers[`REG_A][7]}; | |
706 | registers[`REG_F] <= {registers[`REG_F][7:5],registers[`REG_A][7],registers[`REG_F][3:0]}; | |
707 | end | |
708 | `INSN_alu_RRCA: begin | |
709 | registers[`REG_A] <= {registers[`REG_A][0],registers[`REG_A][7:1]}; | |
710 | registers[`REG_F] <= {registers[`REG_F][7:5],registers[`REG_A][0],registers[`REG_F][3:0]}; | |
711 | end | |
712 | `INSN_alu_RLA: begin | |
713 | registers[`REG_A] <= {registers[`REG_A][6:0],registers[`REG_F][4]}; | |
714 | registers[`REG_F] <= {registers[`REG_F][7:5],registers[`REG_A][7],registers[`REG_F][3:0]}; | |
715 | end | |
716 | `INSN_alu_RRA: begin | |
717 | registers[`REG_A] <= {registers[`REG_A][4],registers[`REG_A][7:1]}; | |
718 | registers[`REG_F] <= {registers[`REG_F][7:5],registers[`REG_A][0],registers[`REG_F][3:0]}; | |
719 | end | |
720 | `INSN_alu_CPL: begin | |
721 | registers[`REG_A] <= ~registers[`REG_A]; | |
722 | registers[`REG_F] <= {registers[`REG_F][7],1'b1,1'b1,registers[`REG_F][4:0]}; | |
723 | end | |
724 | `INSN_alu_SCF: begin | |
725 | registers[`REG_F] <= {registers[`REG_F][7:5],1,registers[`REG_F][3:0]}; | |
726 | end | |
727 | `INSN_alu_CCF: begin | |
728 | registers[`REG_F] <= {registers[`REG_F][7:5],~registers[`REG_F][4],registers[`REG_F][3:0]}; | |
729 | end | |
730 | endcase | |
731 | end | |
d3938806 | 732 | `INSN_NOP: begin /* NOP! */ end |
1e03e021 JW |
733 | `INSN_RST: begin |
734 | case (cycle) | |
2e642f1f JW |
735 | 0: begin /* type F */ end |
736 | 1: begin /* type F */ end | |
737 | 2: begin /* type F */ end | |
738 | 3: {registers[`REG_SPH],registers[`REG_SPL]} <= | |
739 | {registers[`REG_SPH],registers[`REG_SPL]}-2; | |
1e03e021 JW |
740 | endcase |
741 | end | |
abae5818 JW |
742 | `INSN_RET: begin |
743 | case (cycle) | |
2e642f1f JW |
744 | 0: begin /* type F */ end |
745 | 1: registers[`REG_PCL] <= rdata; | |
746 | 2: registers[`REG_PCH] <= rdata; | |
abae5818 | 747 | 3: begin |
abae5818 JW |
748 | {registers[`REG_SPH],registers[`REG_SPL]} <= |
749 | {registers[`REG_SPH],registers[`REG_SPL]} + 2; | |
750 | if (opcode[4]) /* RETI */ | |
751 | ie <= 1; | |
752 | end | |
753 | endcase | |
754 | end | |
ef6fbe31 JW |
755 | `INSN_CALL: begin |
756 | case (cycle) | |
2e642f1f JW |
757 | 0: begin /* type F */ end |
758 | 1: tmp <= rdata; // tmp contains newpcl | |
759 | 2: tmp2 <= rdata; // tmp2 contains newpch | |
760 | 3: begin /* type F */ end | |
761 | 4: registers[`REG_PCH] <= tmp2; | |
ef6fbe31 JW |
762 | 5: begin |
763 | {registers[`REG_SPH],registers[`REG_SPL]} <= | |
764 | {registers[`REG_SPH],registers[`REG_SPL]} - 2; | |
4f9c2edf | 765 | registers[`REG_PCL] <= tmp; |
ef6fbe31 JW |
766 | end |
767 | endcase | |
768 | end | |
a85b19a7 JW |
769 | `INSN_JP_imm,`INSN_JPCC_imm: begin |
770 | case (cycle) | |
771 | 0: begin /* type F */ end | |
772 | 1: tmp <= rdata; // tmp contains newpcl | |
773 | 2: tmp2 <= rdata; // tmp2 contains newpch | |
774 | 3: {registers[`REG_PCH],registers[`REG_PCL]} <= | |
775 | {tmp2,tmp}; | |
776 | endcase | |
777 | end | |
ef6fbe31 JW |
778 | default: |
779 | $stop; | |
2f55f809 JW |
780 | endcase |
781 | state <= `STATE_FETCH; | |
782 | end | |
783 | endcase | |
784 | endmodule |