-// 32'b????00001???????????????1001????: /* Multiply long */
- 32'b????00010?001111????000000000000: /* MRS (Transfer PSR to register) */
- 32'b????00010?101001111100000000????: /* MSR (Transfer register to PSR) */
- 32'b????00?10?1010001111????????????: /* MSR (Transfer register or immediate to PSR, flag bits only) */
- 32'b????00??????????????????????????: /* ALU */
- 32'b????00010?00????????00001001????: /* Atomic swap */
- 32'b????000100101111111111110001????: /* Branch */
- 32'b????000??0??????????00001??1????: /* Halfword transfer - register offset */
- 32'b????000??1??????????00001??1????: /* Halfword transfer - register offset */
- 32'b????011????????????????????1????: /* Undefined. I hate ARM */
- 32'b????01??????????????????????????: /* Single data transfer */
- 32'b????100?????????????????????????: /* Block data transfer */
- 32'b????101?????????????????????????: /* Branch */
- 32'b????110?????????????????????????: /* Coprocessor data transfer */
- 32'b????1110???????????????????0????: /* Coprocessor data op */
- 32'b????1110???????????????????1????: /* Coprocessor register transfer */
- 32'b????1111????????????????????????: /* SWI */
+// `DECODE_ALU_MUL_LONG: /* Multiply long */
+ `DECODE_ALU_MRS: /* MRS (Transfer PSR to register) */
+ begin
+ use_cpsr = `COND_MATTERS(cond) || (insn[22] == 0) /* Source = CPSR */;
+ use_regs = 0;
+ def_cpsr = 0;
+ def_regs = idxbit(rd);
+ end
+ `DECODE_ALU_MSR: /* MSR (Transfer register to PSR) */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = idxbit(rm);
+ def_cpsr = 1;
+ def_regs = 0;
+ end
+ `DECODE_ALU_MSR_FLAGS: /* MSR (Transfer register or immediate to PSR, flag bits only) */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = insn[25] ? 0 : idxbit(rm);
+ def_cpsr = 1;
+ def_regs = 0;
+ end
+ `DECODE_ALU_SWP: /* Atomic swap */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = idxbit(rn) | idxbit(rm);
+ def_cpsr = 0;
+ def_regs = idxbit(rd);
+ end
+ `DECODE_ALU_BX: /* Branch */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = idxbit(rm);
+ def_cpsr = 0; // don't care, we'll never get there
+ def_regs = 0;
+ end
+ `DECODE_ALU_HDATA_REG: /* Halfword transfer - register offset */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = idxbit(rn) | idxbit(rm) | (insn[20] /* L */ ? 0 : idxbit(rd));
+ def_cpsr = 0;
+ def_regs = insn[20] /* L */ ? idxbit(rd) : 0;
+ end
+ `DECODE_ALU_HDATA_IMM: /* Halfword transfer - immediate offset */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = idxbit(rn) | (insn[20] /* L */ ? 0 : idxbit(rd));
+ def_cpsr = 0;
+ def_regs = insn[20] /* L */ ? idxbit(rd) : 0;
+ end
+ `DECODE_ALU: /* ALU */
+ begin
+ use_cpsr = `COND_MATTERS(cond) | (!insn[25] /* I */ && shift_requires_carry(insn[11:4]));
+ use_regs =
+ (insn[25] /* I */ ? 0 :
+ (insn[4] /* shift by reg */ ?
+ (idxbit(rs) | idxbit(rm)) :
+ (idxbit(rm)))) |
+ (((alu_opc != `ALU_MOV) && (alu_opc != `ALU_MVN)) ? idxbit(rn) : 0);
+ def_cpsr = insn[20] /* S */;
+ def_regs = alu_flags_only(alu_opc) ? 0 : idxbit(rd);
+ end
+ `DECODE_LDRSTR_UNDEFINED: /* Undefined. I hate ARM */
+ begin
+ use_cpsr = 0;
+ use_regs = 0;
+ def_cpsr = 0;
+ def_regs = 0;
+ end
+ `DECODE_LDRSTR:
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = idxbit(rn) | (insn[20] /* L */ ? 0 : idxbit(rd));
+ def_cpsr = 0;
+ def_regs = insn[20] /* L */ ? idxbit(rd) : 0;
+ end
+ `DECODE_LDMSTM: /* Block data transfer */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = idxbit(rn) | (insn[20] /* L */ ? 0 : insn[15:0]);
+ def_cpsr = insn[22]; /* This is a superset of all cases, anyway. */
+ def_regs = (insn[21] /* W */ ? idxbit(rn) : 0) | (insn[20] /* L */ ? insn[15:0] : 0);
+ end
+ `DECODE_BRANCH: /* Branch */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = 0;
+ def_cpsr = 0;
+ def_regs = 0;
+ end
+ `DECODE_LDCSTC: /* Coprocessor data transfer */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = idxbit(rn);
+ def_cpsr = 0;
+ def_regs = insn[21] /* W */ ? idxbit(rn) : 0;
+ end
+ `DECODE_CDP: /* Coprocessor data op */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = 0;
+ def_cpsr = 0;
+ def_regs = 0;
+ end
+ `DECODE_MRCMCR: /* Coprocessor register transfer */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = insn[20] /* L */ ? 0 : idxbit(rd);
+ def_cpsr = 0;
+ def_regs = insn[20] /* L */ ? idxbit(rd) : 0;
+ end
+ `DECODE_SWI: /* SWI */
+ begin
+ use_cpsr = `COND_MATTERS(cond);
+ use_regs = 0;
+ def_cpsr = 0;
+ def_regs = 0;
+ end