- assign regs0 = (regsel0 == 4'b1111) ? rpc : iregs0;
- assign regs1 = (regsel1 == 4'b1111) ? rpc : iregs1;
- assign regs2 = iregs2; /* use regs2 for things that cannot be r15 */
-
- IHATEARMSHIFT(.insn(ansn),
- .operand(regs1),
- .reg_amt(regs2),
- .cflag_in(cps_in[`COND_CBIT]),
- .res(shift_res),
- .cflag_out(shift_cflag));
-
- always @ (*) begin
- casez (ansn)
- 32'b????000000??????????????1001????: begin /* Multiply */
- rpc = inpc - 8;
- regsel0 = ansn[15:12]; /* Rn */
- regsel1 = ansn[3:0]; /* Rm */
- regsel2 = ansn[11:8]; /* Rs */
- op1_res = regs1;
- new_cps = cps_in;
- end
-/*
- 32'b????00001???????????????1001????: begin * Multiply long *
- regsel0 = ansn[11:8]; * Rn *
- regsel1 = ansn[3:0]; * Rm *
- regsel2 = 4'b0; * anyus *
- op1_res = regs1;
- end
-*/
- 32'b????00010?001111????000000000000: begin /* MRS (Transfer PSR to register) */
- rpc = inpc - 8;
- new_cps = cps_in;
- end
- 32'b????00010?101001111100000000????: begin /* MSR (Transfer register to PSR) */
- rpc = inpc - 8;
- new_cps = cps_in;
- end
- 32'b????00?10?1010001111????????????: begin /* MSR (Transfer register or immediate to PSR, flag bits onry) */
- rpc = inpc - 8;
- new_cps = cps_in;
- end
- 32'b????00??????????????????????????: begin /* ALU */
- rpc = inpc - (ansn[25] ? 8 : (ansn[4] ? 12 : 8));
- regsel0 = ansn[19:16]; /* Rn */
- regsel1 = ansn[3:0]; /* Rm */
- regsel2 = ansn[11:8]; /* Rs for shift */
- if(ansn[25]) begin /* the constant case */
- new_cps = cps_in;
- op1_res = ({24'b0, ansn[7:0]} >> {ansn[11:8], 1'b0}) | ({24'b0, ansn[7:0]} << (5'b0 - {ansn[11:8], 1'b0}));
- end else begin
- new_cps = {shift_cflag_out, cps_in[30:0]};
- op1_res = shift_res;
- end
+ assign regs0 = (rf__read_0_1a == 4'b1111) ? rpc : rf__rdata_0_1a;
+ assign regs1 = (rf__read_1_1a == 4'b1111) ? rpc : rf__rdata_1_1a;
+ assign regs2 = rf__rdata_2_1a; /* use regs2 for things that cannot be r15 */
+
+ IREALLYHATEARMSHIFT shift(.insn(insn_1a),
+ .operand(regs1),
+ .reg_amt(regs2),
+ .cflag_in(incpsr[`CPSR_C]),
+ .res(shift_res),
+ .cflag_out(shift_cflag_out));
+
+ SuckLessRotator whirr(.oper({24'b0, insn_1a[7:0]}),
+ .amt(insn_1a[11:8]),
+ .res(rotate_res));
+
+ always @(*)
+ casez (insn_1a)
+ `DECODE_ALU_MULT, /* Multiply -- must come before ALU, because it pattern matches a specific case of ALU */
+// `DECODE_ALU_MUL_LONG, /* Multiply long */
+ `DECODE_ALU_MRS, /* MRS (Transfer PSR to register) */
+ `DECODE_ALU_MSR, /* MSR (Transfer register to PSR) */
+ `DECODE_ALU_MSR_FLAGS, /* MSR (Transfer register or immediate to PSR, flag bits only) */
+ `DECODE_ALU_SWP, /* Atomic swap */
+ `DECODE_ALU_BX, /* Branch and exchange */
+ `DECODE_ALU_HDATA_REG, /* Halfword transfer - register offset */
+ `DECODE_ALU_HDATA_IMM, /* Halfword transfer - register offset */
+ `DECODE_LDRSTR_UNDEFINED, /* Undefined. I hate ARM */
+ `DECODE_LDRSTR, /* Single data transfer */
+ `DECODE_LDMSTM, /* Block data transfer */
+ `DECODE_BRANCH, /* Branch */
+ `DECODE_LDCSTC, /* Coprocessor data transfer */
+ `DECODE_CDP, /* Coprocessor data op */
+ `DECODE_SWI: /* SWI */
+ rpc = pc_1a + 8;
+ `DECODE_MRCMCR: /* Coprocessor register transfer */
+ rpc = pc_1a + 12;
+ `DECODE_ALU: /* ALU */
+ rpc = pc_1a + (insn_1a[25] ? 8 : (insn_1a[4] ? 12 : 8));
+ default: /* X everything else out */
+ rpc = 32'hxxxxxxxx;
+ endcase
+
+ always @(*) begin
+ rf__read_0_1a = 4'hx;
+ rf__read_1_1a = 4'hx;
+ rf__read_2_1a = 4'hx;
+
+ casez (insn_1a)
+ `DECODE_ALU_MULT: /* Multiply -- must come before ALU, because it pattern matches a specific case of ALU */
+ begin
+ rf__read_0_1a = insn_1a[15:12]; /* Rn */
+ rf__read_1_1a = insn_1a[3:0]; /* Rm */
+ rf__read_2_1a = insn_1a[11:8]; /* Rs */
+ end
+ `DECODE_ALU_MRS: /* MRS (Transfer PSR to register) */
+ begin end
+ `DECODE_ALU_MSR: /* MSR (Transfer register to PSR) */
+ rf__read_0_1a = insn_1a[3:0]; /* Rm */
+ `DECODE_ALU_MSR_FLAGS: /* MSR (Transfer register or immediate to PSR, flag bits only) */
+ rf__read_0_1a = insn_1a[3:0]; /* Rm */
+ `DECODE_ALU_SWP: /* Atomic swap */
+ begin
+ rf__read_0_1a = insn_1a[19:16]; /* Rn */
+ rf__read_1_1a = insn_1a[3:0]; /* Rm */
+ end
+ `DECODE_ALU_BX: /* Branch and exchange */
+ rf__read_0_1a = insn_1a[3:0]; /* Rn */
+ `DECODE_ALU_HDATA_REG: /* Halfword transfer - register offset */
+ begin
+ rf__read_0_1a = insn_1a[19:16];
+ rf__read_1_1a = insn_1a[3:0];
+ rf__read_2_1a = insn_1a[15:12];
+ end
+ `DECODE_ALU_HDATA_IMM: /* Halfword transfer - immediate offset */
+ begin
+ rf__read_0_1a = insn_1a[19:16];
+ rf__read_1_1a = insn_1a[15:12];
+ end
+ `DECODE_ALU: /* ALU */
+ begin
+ rf__read_0_1a = insn_1a[19:16]; /* Rn */
+ rf__read_1_1a = insn_1a[3:0]; /* Rm */
+ rf__read_2_1a = insn_1a[11:8]; /* Rs for shift */
+ end
+ `DECODE_LDRSTR_UNDEFINED: /* Undefined. I hate ARM */
+ begin end
+ `DECODE_LDRSTR: /* Single data transfer */
+ begin
+ rf__read_0_1a = insn_1a[19:16]; /* Rn */
+ rf__read_1_1a = insn_1a[3:0]; /* Rm */
+ rf__read_2_1a = insn_1a[15:12];