- casez (insn)
- 32'b????000000??????????????1001????: /* Multiply -- must come before ALU, because it pattern matches a specific case of ALU */
- read_0 = insn[15:12]; /* Rn */
-// 32'b????00001???????????????1001????, /* Multiply long */
-// read_0 = insn[11:8]; /* Rn */
- 32'b????00010?001111????000000000000, /* MRS (Transfer PSR to register) */
- 32'b????00010?101001111100000000????, /* MSR (Transfer register to PSR) */
- 32'b????00?10?1010001111????????????: /* MSR (Transfer register or immediate to PSR, flag bits only) */
- read_0 = 4'hx;
- 32'b????00??????????????????????????: /* ALU */
- read_0 = insn[19:16]; /* Rn */
- 32'b????00010?00????????00001001????: /* Atomic swap */
- read_0 = insn[19:16]; /* Rn */
- 32'b????000100101111111111110001????: /* Branch and exchange */
- read_0 = insn[3:0]; /* Rn */
- 32'b????000??0??????????00001??1????: /* Halfword transfer - register offset */
- read_0 = insn[19:16];
- 32'b????000??1??????????00001??1????: /* Halfword transfer - register offset */
- read_0 = insn[19:16];
- 32'b????011????????????????????1????: /* Undefined. I hate ARM */
- read_0 = 4'hx;
- 32'b????01??????????????????????????: /* Single data transfer */
- read_0 = insn[19:16]; /* Rn */
- 32'b????100?????????????????????????: /* Block data transfer */
- read_0 = insn[19:16];
- 32'b????101?????????????????????????: /* Branch */
- read_0 = 4'hx;
- 32'b????110?????????????????????????: /* Coprocessor data transfer */
- read_0 = insn[19:16];
- 32'b????1110???????????????????0????, /* Coprocessor data op */
- 32'b????1110???????????????????1????, /* Coprocessor register transfer */
- 32'b????1111????????????????????????: /* SWI */
- read_0 = 4'hx;
- default:
- read_0 = 4'hx;
- endcase
-
- always @(*)
- casez (insn)
- 32'b????000000??????????????1001????: /* Multiply -- must come before ALU, because it pattern matches a specific case of ALU */
- read_1 = insn[3:0]; /* Rm */
-// 32'b????00001???????????????1001????: /* Multiply long */
-// read_1 = insn[3:0]; /* Rm */
- 32'b????00010?001111????000000000000, /* MRS (Transfer PSR to register) */
- 32'b????00010?101001111100000000????, /* MSR (Transfer register to PSR) */
- 32'b????00?10?1010001111????????????: /* MSR (Transfer register or immediate to PSR, flag bits only) */
- read_1 = 4'hx;
- 32'b????00??????????????????????????: /* ALU */
- read_1 = insn[3:0]; /* Rm */
- 32'b????00010?00????????00001001????: /* Atomic swap */
- read_1 = insn[3:0]; /* Rm */
- 32'b????000100101111111111110001????: /* Branch and exchange */
- read_1 = 4'hx;
- 32'b????000??0??????????00001??1????: /* Halfword transfer - register offset */
- read_1 = insn[3:0];
- 32'b????000??1??????????00001??1????: /* Halfword transfer - register offset */
- read_1 = insn[3:0];
- 32'b????011????????????????????1????: /* Undefined. I hate ARM */
- read_1 = 4'hx;
- 32'b????01??????????????????????????: /* Single data transfer */
- read_1 = insn[3:0]; /* Rm */
- 32'b????100?????????????????????????, /* Block data transfer */
- 32'b????101?????????????????????????, /* Branch */
- 32'b????110?????????????????????????, /* Coprocessor data transfer */
- 32'b????1110???????????????????0????, /* Coprocessor data op */
- 32'b????1110???????????????????1????, /* Coprocessor register transfer */
- 32'b????1111????????????????????????: /* SWI */
- read_1 = 4'hx;
- default:
- read_1 = 4'hx;
+ casez (insn_1a)
+ `DECODE_ALU_MULT, /* Multiply -- must come before ALU, because it pattern matches a specific case of ALU */
+// `DECODE_ALU_MUL_LONG, /* Multiply long */
+ `DECODE_ALU_MRS, /* MRS (Transfer PSR to register) */
+ `DECODE_ALU_MSR, /* MSR (Transfer register to PSR) */
+ `DECODE_ALU_MSR_FLAGS, /* MSR (Transfer register or immediate to PSR, flag bits only) */
+ `DECODE_ALU_SWP, /* Atomic swap */
+ `DECODE_ALU_BX, /* Branch and exchange */
+ `DECODE_ALU_HDATA_REG, /* Halfword transfer - register offset */
+ `DECODE_ALU_HDATA_IMM, /* Halfword transfer - register offset */
+ `DECODE_LDRSTR_UNDEFINED, /* Undefined. I hate ARM */
+ `DECODE_LDRSTR, /* Single data transfer */
+ `DECODE_LDMSTM, /* Block data transfer */
+ `DECODE_BRANCH, /* Branch */
+ `DECODE_LDCSTC, /* Coprocessor data transfer */
+ `DECODE_CDP, /* Coprocessor data op */
+ `DECODE_SWI: /* SWI */
+ rpc = pc_1a + 8;
+ `DECODE_MRCMCR: /* Coprocessor register transfer */
+ rpc = pc_1a + 12;
+ `DECODE_ALU: /* ALU */
+ rpc = pc_1a + (insn_1a[25] ? 8 : (insn_1a[4] ? 12 : 8));
+ default: /* X everything else out */
+ rpc = 32'hxxxxxxxx;