wire [31:0] bus_wdata;
wire bus_rd, bus_wr;
wire bus_ready;
-
- wire bus_req_icache = bus_req[`BUS_ICACHE];
+
+ wire bus_req_icache;
+ assign bus_req = {7'b0, bus_req_icache};
wire bus_ack_icache = bus_ack[`BUS_ICACHE];
+
wire [31:0] bus_addr_icache;
wire [31:0] bus_wdata_icache;
wire bus_rd_icache;
wire icache_rd_req;
wire icache_rd_wait;
wire [31:0] icache_rd_data;
+
+ wire stall_cause_issue;
+
+ wire stall_in_fetch = stall_cause_issue;
+ wire stall_in_issue = 0;
+
+ wire bubble_out_fetch;
+ wire bubble_out_issue;
+ wire [31:0] insn_out_fetch;
+ wire [31:0] insn_out_issue;
+ wire [31:0] pc_out_fetch;
+ wire [31:0] pc_out_issue;
+
+ assign bubbleshield = bubble_out_issue;
+ assign insn = insn_out_issue;
+ assign pc = pc_out_issue;
BusArbiter busarbiter(.bus_req(bus_req), .bus_ack(bus_ack));
.bus_addr(bus_addr_icache), .bus_rdata(bus_rdata),
.bus_wdata(bus_wdata_icache), .bus_rd(bus_rd_icache),
.bus_wr(bus_wr_icache), .bus_ready(bus_ready));
-
+
BlockRAM blockram(
.clk(clk),
.bus_addr(bus_addr), .bus_rdata(bus_rdata_blockram),
.Nrst(1 /* XXX */),
.rd_addr(icache_rd_addr), .rd_req(icache_rd_req),
.rd_wait(icache_rd_wait), .rd_data(icache_rd_data),
- .stall(0 /* XXX */), .jmp(0 /* XXX */), .jmppc(0 /* XXX */),
- .bubble(bubbleshield), .insn(insn), .pc(pc));
-
+ .stall(stall_in_fetch), .jmp(0 /* XXX */), .jmppc(0 /* XXX */),
+ .bubble(bubble_out_fetch), .insn(insn_out_fetch),
+ .pc(pc_out_fetch));
+
+ Issue issue(
+ .clk(clk),
+ .Nrst(1 /* XXX */),
+ .stall(stall_in_issue), .flush(0 /* XXX */),
+ .inbubble(bubble_out_fetch), .insn(insn_out_fetch),
+ .inpc(pc_out_fetch), .cpsr(0 /* XXX */),
+ .outstall(stall_cause_issue), .outbubble(bubble_out_issue),
+ .outpc(pc_out_issue), .outinsn(insn_out_issue));
endmodule