+CoreTop.ncd: CoreTop_map.ncd
+ par -w -ol std -t 1 CoreTop_map.ncd CoreTop.ncd CoreTop.pcf
+
+CoreTop.twr: CoreTop_map.ncd
+ trce -e 3 -s 5 -xml CoreTop CoreTop.ncd -o CoreTop.twr CoreTop.pcf -ucf CoreTop.ucf
+
+CoreTop.bit: CoreTop.ut CoreTop.ncd
+ bitgen -f CoreTop.ut CoreTop.ncd
+
+netgen/par/CoreTop_timesim.v: CoreTop.twr CoreTop.ncd
+ netgen -ise FPGABoy.ise -s 5 -pcf CoreTop.pcf -sdf_anno true -sdf_path "netgen/par" -insert_glbl true -insert_pp_buffers false -w -dir netgen/par -ofmt verilog -sim CoreTop.ncd CoreTop_timesim.v
+
+netgen/par/.CoreTop_timesim.v_work: netgen/par/CoreTop_timesim.v
+ vlogcomp netgen/par/CoreTop_timesim.v
+ vlogcomp /home/joshua/projects/fpga/ise/Xilinx101/verilog/src/glbl.v
+
+CoreTop_isim_par.exe: netgen/par/.CoreTop_timesim.v_work
+ fuse -lib simprims_ver -lib unisims_ver -lib unimacro_ver -lib xilinxcorelib_ver -o CoreTop_isim_par.exe netgen/par/CoreTop_timesim.v -top CoreTop -top glbl
+
+parsim: CoreTop_isim_par.exe
+
+%.o: %.asm
+ rgbasm -o$@ $<
+
+%.bin: %.o
+ echo "[Objects]" > tmp.lnk
+ echo $< >> tmp.lnk
+ echo "" >> tmp.lnk
+ echo "[Output]" >> tmp.lnk
+ echo $@ >> tmp.lnk
+ xlink tmp.lnk
+ rm tmp.lnk
+
+%.mem: %.bin mashrom
+ ./mashrom < $< > $@
+
+CoreTop_%.bit: %.mem CoreTop.bit foo_bd.bmm
+ data2mem -bm foo_bd.bmm -bd $< -bt CoreTop.bit -o b $@
+
+CoreTop_%.svf: CoreTop_%.bit impact.cmd
+ sed -e s/XXX/$(subst .bit,,$<)/ < impact.cmd > tmp.cmd
+ impact -batch tmp.cmd
+
+parsim: CoreTop
+
\ No newline at end of file