]>
Commit | Line | Data |
---|---|---|
1 | VLOGS = 7seg.v Framebuffer.v core/GBZ80Core.v Interrupt.v LCDC.v Sound1.v \ | |
2 | Sound2.v Soundcore.v System.v Timer.v Uart.v Buttons.v PS2Button.v | |
3 | ||
4 | VLOGS_ALL = $(VLOGS) core/insn_call-callcc.v core/insn_incdec16.v \ | |
5 | core/insn_jr-jrcc.v core/insn_ld_reg_hl.v core/insn_ld_reg_reg.v \ | |
6 | core/insn_nop.v core/insn_ret-retcc.v core/allinsns.v \ | |
7 | core/insn_alu8.v core/insn_di-ei.v core/insn_jp_hl.v \ | |
8 | core/insn_ldh_ac.v core/insn_ld_reg_imm16.v core/insn_ld_sp_hl.v \ | |
9 | core/insn_pop_reg.v core/insn_rst.v CPUDCM.v core/insn_alu_a.v \ | |
10 | core/insn_halt.v core/insn_jp-jpcc.v core/insn_ld_hl_reg.v \ | |
11 | core/insn_ld_reg_imm8.v core/insn_ldx_ahl.v core/insn_push_reg.v \ | |
12 | core/insn_vop_intr.v core/insn_ldm8_a.v core/insn_ldm16_a.v \ | |
13 | core/insn_ldbcde_a.v core/insn_alu_ext.v core/insn_bit.v \ | |
14 | core/insn_two_byte.v core/insn_incdec_reg8.v core/insn_add_hl.v \ | |
15 | core/insn_add_sp_imm8.v core/insn_ldhl_sp_imm8.v core/insn_ld_nn_sp.v \ | |
16 | core/insn_setres.v | |
17 | ||
18 | all: CoreTop.svf | |
19 | ||
20 | sim: CoreTop_isim.exe | |
21 | ||
22 | CoreTop.ngc: CoreTop.xst CoreTop.prj $(VLOGS_ALL) fpgaboot.hex gbboot.hex | |
23 | xst -ifn CoreTop.xst -ofn CoreTop.syr | |
24 | ||
25 | CoreTop.ngd: CoreTop.ngc foo.bmm CoreTop.ucf | |
26 | ngdbuild -dd _ngo -uc CoreTop.ucf -nt timestamp -p xc3s500e-fg320-5 "CoreTop.ngc" CoreTop.ngd | |
27 | ||
28 | CoreTop_map.ncd: CoreTop.ngd | |
29 | map -p xc3s500e-fg320-5 -cm area -pr off -k 4 -c 100 -o CoreTop_map.ncd CoreTop.ngd CoreTop.pcf | |
30 | ||
31 | CoreTop.ncd: CoreTop_map.ncd | |
32 | par -w -ol std -t 1 CoreTop_map.ncd CoreTop.ncd CoreTop.pcf | |
33 | ||
34 | CoreTop.twr: CoreTop_map.ncd | |
35 | trce -e 3 -s 5 -xml CoreTop CoreTop.ncd -o CoreTop.twr CoreTop.pcf -ucf CoreTop.ucf | |
36 | ||
37 | CoreTop.bit: CoreTop.ut CoreTop.ncd | |
38 | bitgen -f CoreTop.ut CoreTop.ncd | |
39 | ||
40 | netgen/par/CoreTop_timesim.v: CoreTop.twr CoreTop.ncd | |
41 | netgen -ise FPGABoy.ise -s 5 -pcf CoreTop.pcf -sdf_anno true -sdf_path "netgen/par" -insert_glbl true -insert_pp_buffers false -w -dir netgen/par -ofmt verilog -sim CoreTop.ncd CoreTop_timesim.v | |
42 | ||
43 | netgen/par/.CoreTop_timesim.v_work: netgen/par/CoreTop_timesim.v | |
44 | vlogcomp netgen/par/CoreTop_timesim.v | |
45 | vlogcomp /home/joshua/projects/fpga/ise/Xilinx101/verilog/src/glbl.v | |
46 | ||
47 | CoreTop_isim_par.exe: netgen/par/.CoreTop_timesim.v_work | |
48 | fuse -lib simprims_ver -lib unisims_ver -lib unimacro_ver -lib xilinxcorelib_ver -o CoreTop_isim_par.exe netgen/par/CoreTop_timesim.v -top CoreTop -top glbl | |
49 | ||
50 | CoreTop_isim.exe: $(VLOGS_ALL) | |
51 | vlogcomp -d isim $(VLOGS) | |
52 | fuse -t CoreTop -o CoreTop_isim.exe | |
53 | ||
54 | parsim: CoreTop_isim_par.exe | |
55 | ||
56 | %.o: %.asm | |
57 | rgbasm -o$@ $< | |
58 | ||
59 | %.bin: %.o | |
60 | echo "[Objects]" > tmp.lnk | |
61 | echo $< >> tmp.lnk | |
62 | echo "" >> tmp.lnk | |
63 | echo "[Output]" >> tmp.lnk | |
64 | echo $@ >> tmp.lnk | |
65 | xlink tmp.lnk | |
66 | rm tmp.lnk | |
67 | ||
68 | %.mem: %.bin mashrom | |
69 | ./mashrom < $< > $@ | |
70 | ||
71 | fpgaboot.hex: fpgaboot.bin mashrom | |
72 | ./mashrom 256 < $< > $@ | |
73 | ||
74 | ||
75 | CoreTop.svf: CoreTop.bit impact.cmd | |
76 | sed -e s/XXX/$(subst .bit,,$<)/ < impact.cmd > tmp.cmd | |
77 | impact -batch tmp.cmd | |
78 | ||
79 | parsim: CoreTop | |
80 |