X-Git-Url: http://git.joshuawise.com/firearm.git/blobdiff_plain/74d3729c44271277d935b105d5b1028510a23192..b783a475f7d452cdca00640b3333bbf72bfbd6b7:/Memory.v diff --git a/Memory.v b/Memory.v index c4cee4d..3eb39b3 100644 --- a/Memory.v +++ b/Memory.v @@ -5,8 +5,8 @@ module Memory( input Nrst, input [31:0] pc, input [31:0] insn, - input [31:0] base, - input [31:0] offset, + input [31:0] op0, + input [31:0] op1, /* bus interface */ output reg [31:0] busaddr, @@ -27,17 +27,17 @@ module Memory( /* pc stuff */ output reg [31:0] outpc, - output reg [31:0] newpc, /* stall */ output outstall, output reg outbubble ); - reg [31:0] addr, raddr, next_regdata, next_newpc; + reg [31:0] addr, raddr, next_regdata; reg [3:0] next_regsel; reg next_writeback, next_notdone, next_inc_next; reg [31:0] align_s1, align_s2, align_rddata; + reg [15:0] regs, next_regs; reg notdone = 1'b0; reg inc_next = 1'b0; @@ -56,25 +56,26 @@ module Memory( next_regsel = 4'hx; next_regdata = 32'hxxxxxxxx; next_inc_next = 1'b0; - next_newpc = 32'hxxxxxxxx; casez(insn) `DECODE_LDRSTR_UNDEFINED: begin end `DECODE_LDRSTR: begin - addr = insn[23] ? base + offset : base - offset; /* up/down select */ - raddr = insn[24] ? base : addr; + addr = insn[23] ? op0 + op1 : op0 - op1; /* up/down select */ + raddr = insn[24] ? op0 : addr; busaddr = {raddr[31:2], 2'b0}; /* pre/post increment */ rd_req = insn[20]; wr_req = ~insn[20]; + /* rotate to correct position */ align_s1 = raddr[1] ? {rd_data[15:0], rd_data[31:16]} : rd_data; align_s2 = raddr[0] ? {align_s1[7:0], align_s1[31:8]} : align_s1; + /* select byte or word */ align_rddata = insn[22] ? {24'b0, align_s2[7:0]} : align_s2; if(!insn[20]) begin st_read = insn[15:12]; - wr_data = insn[22] ? {4{st_data[7:0]}} : st_data; + wr_data = insn[22] ? {4{st_data[7:0]}} : st_data; /* XXX need to actually store just a byte */ end - else if(!inc_next) begin /* store */ + else if(!inc_next) begin next_writeback = 1'b1; next_regsel = insn[15:12]; next_regdata = align_rddata; @@ -88,6 +89,47 @@ module Memory( next_notdone = rw_wait & insn[20] & insn[21]; end `DECODE_LDMSTM: begin + busaddr = {op0[31:2], 2'b0}; + rd_req = insn[20]; + wr_req = ~insn[20]; + casez(regs) + 16'b???????????????1: begin + next_regs = regs; + end + 16'b??????????????10: begin + end + 16'b?????????????100: begin + end + 16'b????????????1000: begin + end + 16'b???????????10000: begin + end + 16'b??????????100000: begin + end + 16'b?????????1000000: begin + end + 16'b????????10000000: begin + end + 16'b???????100000000: begin + end + 16'b??????1000000000: begin + end + 16'b?????10000000000: begin + end + 16'b????100000000000: begin + end + 16'b???1000000000000: begin + end + 16'b??10000000000000: begin + end + 16'b?100000000000000: begin + end + 16'b1000000000000000: begin + end + default: begin + next_inc_next = 1'b1; + end + endcase end default: begin end endcase @@ -102,8 +144,8 @@ module Memory( regsel <= next_regsel; regdata <= next_regdata; notdone <= next_notdone; - newpc <= next_newpc; inc_next <= next_inc_next; + regs <= next_regs; end endmodule