]>
Commit | Line | Data |
---|---|---|
1 | `include "ARM_Constants.v" | |
2 | ||
3 | module Memory( | |
4 | input clk, | |
5 | input Nrst, | |
6 | ||
7 | /* bus interface */ | |
8 | output reg [31:0] busaddr, | |
9 | output reg rd_req, | |
10 | output reg wr_req, | |
11 | input rw_wait, | |
12 | output reg [31:0] wr_data, | |
13 | input [31:0] rd_data, | |
14 | ||
15 | /* regfile interface */ | |
16 | output reg [3:0] st_read, | |
17 | input [31:0] st_data, | |
18 | ||
19 | /* Coprocessor interface */ | |
20 | output reg cp_req, | |
21 | input cp_ack, | |
22 | input cp_busy, | |
23 | output cp_rnw, /* 1 = read from CP, 0 = write to CP */ | |
24 | input [31:0] cp_read, | |
25 | output reg [31:0] cp_write, | |
26 | ||
27 | /* stage inputs */ | |
28 | input inbubble, | |
29 | input [31:0] pc, | |
30 | input [31:0] insn, | |
31 | input [31:0] op0, | |
32 | input [31:0] op1, | |
33 | input [31:0] op2, | |
34 | input [31:0] spsr, | |
35 | input [31:0] cpsr, | |
36 | input write_reg, | |
37 | input [3:0] write_num, | |
38 | input [31:0] write_data, | |
39 | ||
40 | /* outputs */ | |
41 | output reg outstall, | |
42 | output reg outbubble, | |
43 | output reg [31:0] outpc, | |
44 | output reg [31:0] outinsn, | |
45 | output reg out_write_reg = 1'b0, | |
46 | output reg [3:0] out_write_num = 4'bxxxx, | |
47 | output reg [31:0] out_write_data = 32'hxxxxxxxx, | |
48 | output reg [31:0] out_spsr = 32'hxxxxxxxx, | |
49 | output reg [31:0] out_cpsr = 32'hxxxxxxxx | |
50 | ); | |
51 | ||
52 | reg [31:0] addr, raddr, prev_raddr, next_regdata, next_outcpsr; | |
53 | reg [3:0] next_regsel, cur_reg, prev_reg; | |
54 | reg next_writeback; | |
55 | reg [31:0] align_s1, align_s2, align_rddata; | |
56 | ||
57 | wire next_outbubble; | |
58 | wire next_write_reg; | |
59 | wire [3:0] next_write_num; | |
60 | wire [31:0] next_write_data; | |
61 | ||
62 | reg [1:0] lsr_state = 2'b01, next_lsr_state; | |
63 | ||
64 | reg [15:0] regs, next_regs; | |
65 | reg [2:0] lsm_state = 3'b001, next_lsm_state; | |
66 | reg [5:0] offset, prev_offset, offset_sel; | |
67 | ||
68 | reg [31:0] swp_oldval, next_swp_oldval; | |
69 | reg [1:0] swp_state = 2'b01, next_swp_state; | |
70 | ||
71 | always @(posedge clk) | |
72 | begin | |
73 | outpc <= pc; | |
74 | outinsn <= insn; | |
75 | outbubble <= next_outbubble; | |
76 | out_write_reg <= next_write_reg; | |
77 | out_write_num <= next_write_num; | |
78 | out_write_data <= next_write_data; | |
79 | regs <= next_regs; | |
80 | prev_reg <= cur_reg; | |
81 | prev_offset <= offset; | |
82 | prev_raddr <= raddr; | |
83 | out_cpsr <= next_outcpsr; | |
84 | out_spsr <= spsr; | |
85 | swp_state <= next_swp_state; | |
86 | end | |
87 | ||
88 | always @(*) | |
89 | begin | |
90 | addr = 32'hxxxxxxxx; | |
91 | raddr = 32'hxxxxxxxx; | |
92 | rd_req = 1'b0; | |
93 | wr_req = 1'b0; | |
94 | wr_data = 32'hxxxxxxxx; | |
95 | busaddr = 32'hxxxxxxxx; | |
96 | outstall = 1'b0; | |
97 | next_write_reg = write_reg; | |
98 | next_write_num = write_num; | |
99 | next_write_data = write_data; | |
100 | next_outbubble = inbubble; | |
101 | outstall = 1'b0; | |
102 | next_regs = regs; | |
103 | cp_req = 1'b0; | |
104 | cp_rnw = 1'bx; | |
105 | cp_write = 32'hxxxxxxxx; | |
106 | offset = prev_offset; | |
107 | next_outcpsr = lsm_state == 3'b010 ? out_cpsr : cpsr; | |
108 | next_lsm_state = lsm_state; | |
109 | next_lsr_state = lsr_state; | |
110 | next_swp_oldval = swp_oldval; | |
111 | next_swp_state = swp_state; | |
112 | cur_reg = prev_reg; | |
113 | ||
114 | casez(insn) | |
115 | `DECODE_ALU_SWP: begin | |
116 | if(!inbubble) begin | |
117 | outstall = rw_wait; | |
118 | next_outbubble = rw_wait; | |
119 | busaddr = {op0[31:2], 2'b0}; | |
120 | case(swp_state) | |
121 | 2'b01: begin | |
122 | rd_req = 1'b1; | |
123 | outstall = 1'b1; | |
124 | if(!rw_wait) begin | |
125 | next_swp_state = 2'b10; | |
126 | next_swp_oldval = rd_data; | |
127 | end | |
128 | end | |
129 | 2'b10: begin | |
130 | wr_req = 1'b1; | |
131 | wr_data = op1; | |
132 | next_write_reg = 1'b1; | |
133 | next_write_num = insn[15:12]; | |
134 | next_write_data = swp_oldval; | |
135 | if(!rw_wait) | |
136 | next_swp_state = 2'b01; | |
137 | end | |
138 | default: begin end | |
139 | endcase | |
140 | end | |
141 | end | |
142 | `DECODE_LDRSTR_UNDEFINED: begin end | |
143 | `DECODE_LDRSTR: begin | |
144 | if (!inbubble) begin | |
145 | next_outbubble = rw_wait; | |
146 | outstall = rw_wait; | |
147 | addr = insn[23] ? op0 + op1 : op0 - op1; /* up/down select */ | |
148 | raddr = insn[24] ? op0 : addr; /* pre/post increment */ | |
149 | busaddr = {raddr[31:2], 2'b0}; | |
150 | ||
151 | /* rotate to correct position */ | |
152 | align_s1 = raddr[1] ? {rd_data[15:0], rd_data[31:16]} : rd_data; | |
153 | align_s2 = raddr[0] ? {align_s1[7:0], align_s1[31:8]} : align_s1; | |
154 | /* select byte or word */ | |
155 | align_rddata = insn[22] ? {24'b0, align_s2[7:0]} : align_s2; | |
156 | if(!insn[20]) begin | |
157 | wr_data = insn[22] ? {4{op2[7:0]}} : op2; /* XXX need to actually store just a byte */ | |
158 | end | |
159 | case(lsr_state) | |
160 | 2'b01: begin | |
161 | rd_req = insn[20]; | |
162 | wr_req = ~insn[20]; | |
163 | ||
164 | if(insn[20]) begin | |
165 | next_write_reg = 1'b1; | |
166 | next_write_num = insn[15:12]; | |
167 | next_write_data = align_rddata; | |
168 | end | |
169 | ||
170 | if(insn[21]) begin | |
171 | outstall = 1'b1; | |
172 | if(!rw_wait) | |
173 | next_lsr_state = 2'b10; | |
174 | end | |
175 | end | |
176 | 2'b10: begin | |
177 | next_write_reg = 1'b1; | |
178 | next_write_num = insn[19:16]; | |
179 | next_write_data = addr; | |
180 | next_lsr_state = 2'b10; | |
181 | end | |
182 | default: begin end | |
183 | endcase | |
184 | end | |
185 | end | |
186 | `DECODE_LDMSTM: begin | |
187 | outstall = rw_wait; | |
188 | next_outbubble = rw_wait; | |
189 | case(lsm_state) | |
190 | 3'b001: begin | |
191 | // next_regs = insn[23] ? op1[15:0] : op1[0:15]; | |
192 | /** verilator can suck my dick */ | |
193 | next_regs = insn[23] ? op1[15:0] : {op1[0], op1[1], op1[2], op1[3], op1[4], op1[5], op1[6], op1[7], | |
194 | op1[8], op1[9], op1[10], op1[11], op1[12], op1[13], op1[14], op1[15]}; | |
195 | offset = 6'b0; | |
196 | outstall = 1'b1; | |
197 | next_lsm_state = 3'b010; | |
198 | end | |
199 | 3'b010: begin | |
200 | rd_req = insn[20]; | |
201 | wr_req = ~insn[20]; | |
202 | casez(regs) | |
203 | 16'b???????????????1: begin | |
204 | cur_reg = 4'h0; | |
205 | next_regs = {regs[15:1], 1'b0}; | |
206 | end | |
207 | 16'b??????????????10: begin | |
208 | cur_reg = 4'h1; | |
209 | next_regs = {regs[15:2], 2'b0}; | |
210 | end | |
211 | 16'b?????????????100: begin | |
212 | cur_reg = 4'h2; | |
213 | next_regs = {regs[15:3], 3'b0}; | |
214 | end | |
215 | 16'b????????????1000: begin | |
216 | cur_reg = 4'h3; | |
217 | next_regs = {regs[15:4], 4'b0}; | |
218 | end | |
219 | 16'b???????????10000: begin | |
220 | cur_reg = 4'h4; | |
221 | next_regs = {regs[15:5], 5'b0}; | |
222 | end | |
223 | 16'b??????????100000: begin | |
224 | cur_reg = 4'h5; | |
225 | next_regs = {regs[15:6], 6'b0}; | |
226 | end | |
227 | 16'b?????????1000000: begin | |
228 | cur_reg = 4'h6; | |
229 | next_regs = {regs[15:7], 7'b0}; | |
230 | end | |
231 | 16'b????????10000000: begin | |
232 | cur_reg = 4'h7; | |
233 | next_regs = {regs[15:8], 8'b0}; | |
234 | end | |
235 | 16'b???????100000000: begin | |
236 | cur_reg = 4'h8; | |
237 | next_regs = {regs[15:9], 9'b0}; | |
238 | end | |
239 | 16'b??????1000000000: begin | |
240 | cur_reg = 4'h9; | |
241 | next_regs = {regs[15:10], 10'b0}; | |
242 | end | |
243 | 16'b?????10000000000: begin | |
244 | cur_reg = 4'hA; | |
245 | next_regs = {regs[15:11], 11'b0}; | |
246 | end | |
247 | 16'b????100000000000: begin | |
248 | cur_reg = 4'hB; | |
249 | next_regs = {regs[15:12], 12'b0}; | |
250 | end | |
251 | 16'b???1000000000000: begin | |
252 | cur_reg = 4'hC; | |
253 | next_regs = {regs[15:13], 13'b0}; | |
254 | end | |
255 | 16'b??10000000000000: begin | |
256 | cur_reg = 4'hD; | |
257 | next_regs = {regs[15:14], 14'b0}; | |
258 | end | |
259 | 16'b?100000000000000: begin | |
260 | cur_reg = 4'hE; | |
261 | next_regs = {regs[15], 15'b0}; | |
262 | end | |
263 | 16'b1000000000000000: begin | |
264 | cur_reg = 4'hF; | |
265 | next_regs = 16'b0; | |
266 | end | |
267 | default: begin | |
268 | cur_reg = 4'hx; | |
269 | next_regs = 16'b0; | |
270 | end | |
271 | endcase | |
272 | cur_reg = insn[23] ? 4'hF - cur_reg : cur_reg; | |
273 | if(cur_reg == 4'hF && insn[22]) begin | |
274 | next_outcpsr = spsr; | |
275 | end | |
276 | ||
277 | if(rw_wait) begin | |
278 | next_regs = regs; | |
279 | cur_reg = prev_reg; | |
280 | raddr = prev_raddr; | |
281 | end | |
282 | else begin | |
283 | offset = prev_offset + 6'h4; | |
284 | offset_sel = insn[24] ? offset : prev_offset; | |
285 | raddr = insn[23] ? op0 + {26'b0, offset_sel} : op0 - {26'b0, offset_sel}; | |
286 | if(insn[20]) begin | |
287 | next_write_reg = 1'b1; | |
288 | next_write_num = cur_reg; | |
289 | next_write_data = rd_data; | |
290 | end | |
291 | end | |
292 | ||
293 | st_read = cur_reg; | |
294 | wr_data = st_data; | |
295 | busaddr = {raddr[31:2], 2'b0}; | |
296 | ||
297 | outstall = 1'b1; | |
298 | ||
299 | if(next_regs == 16'b0) begin | |
300 | next_lsm_state = 3'b100; | |
301 | end | |
302 | end | |
303 | 3'b100: begin | |
304 | next_write_reg = 1'b1; | |
305 | next_write_num = insn[19:16]; | |
306 | next_write_data = insn[23] ? op0 + {26'b0, prev_offset} : op0 - {26'b0, prev_offset}; | |
307 | next_lsm_state = 3'b001; | |
308 | end | |
309 | default: begin end | |
310 | endcase | |
311 | end | |
312 | `DECODE_LDCSTC: begin | |
313 | $display("WARNING: Unimplemented LDCSTC"); | |
314 | end | |
315 | `DECODE_CDP: begin | |
316 | cp_req = 1; | |
317 | if (cp_busy) begin | |
318 | outstall = 1; | |
319 | next_outbubble = 1; | |
320 | end | |
321 | if (!cp_ack) begin | |
322 | /* XXX undefined instruction trap */ | |
323 | $display("WARNING: Possible CDP undefined instruction"); | |
324 | end | |
325 | end | |
326 | `DECODE_MRCMCR: begin | |
327 | cp_req = 1; | |
328 | cp_rnw = insn[20] /* L */; | |
329 | if (insn[20] == 0 /* store to coprocessor */) | |
330 | cp_write = op0; | |
331 | else begin | |
332 | next_write_reg = 1'b1; | |
333 | next_write_num = insn[15:12]; | |
334 | next_write_data = cp_read; | |
335 | end | |
336 | if (cp_busy) begin | |
337 | outstall = 1; | |
338 | next_outbubble = 1; | |
339 | end | |
340 | if (!cp_ack) begin | |
341 | $display("WARNING: Possible MRCMCR undefined instruction"); | |
342 | end | |
343 | end | |
344 | default: begin end | |
345 | endcase | |
346 | end | |
347 | endmodule |